Gate Stack Process Optimization for TDDB Improvement in 28nm High-k/Metal Gate nMOSFETs

被引:0
作者
Lee, Kyong Taek [1 ]
Kim, Hyunjin [1 ]
Park, Junekyun [1 ]
Park, Jongwoo [1 ]
机构
[1] Samsung Elect, Syst LSI Div, Technol Reliabil, Yongin 446711, Gyeonggi Do, South Korea
来源
2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS) | 2012年
关键词
RELIABILITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The effects of IL (interfacial layer) thickness and nitrogen concentration of high-k layer on TDDB are comprehensively investigated for HK/MG nMOSFETs. Comparison of the TDDB characteristics based on IL thickness splits manifests that thick IL device exhibits longer failure time and lower SILC augment due to reduction of IL tunneling rate of electron. However, the gate leakage current of thick IL device is aggravated by decrease of total physical oxide thickness even for the same EOT due mainly to thinner HK thickness. Since SILC behavior is attributed to the bulk transient charge trapping by pre-existing defects in HK, the process optimization to reduce bulk defects in HK is a critical solution to improve TDDB in HK/MG nMOSFETs. In addition, nitridation process after HK deposition contributes to passivate oxygen vacancies in the gate dielectrics and removes electron leakage path driven by oxygen vacancies. Hence, nMOSFET with higher nitrogen concentration shows improved TDDB reliability without compromise in DC characteristics and the power law voltage acceleration factor.
引用
收藏
页数:4
相关论文
共 44 条
[41]   Study on interfacial trap location induced subthreshold slope degradation extracted by random telegraph noise for high-k/metal gate FinFET devices [J].
Yang, Yi-Lin ;
Zhang, Wenqi ;
Chen, Yu-Lin ;
Yeh, Wen-Kuan .
MICROELECTRONICS RELIABILITY, 2020, 111
[42]   Estimation of step-by-step induced stress in a sequential process integration of nano-scale SOS MOSFETs with high-k gate dielectrics [J].
Chatterjee, Sulagna ;
Chowdhury, Basudev Nag ;
Das, Anindita ;
Chattopadhyay, Sanatan .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2013, 28 (12)
[43]   On-Chip Recovery Operation for Self-Aligned Nitride Logic Non-Volatile Memory Cells in High-K Metal Gate CMOS Technology [J].
Lin, Po-Yen ;
Chiu, Yu-Lun ;
Sung, Yuh-Te ;
Chen, Jim ;
Chang, Tzong-Sheng ;
King, Ya-Chin ;
Lin, Chrong Jung .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (06) :463-467
[44]   Investigation of trap properties of Hf0.83Zr0.17O2 high-k gate stack p-type MOSFETs by low-frequency (1/f) noise and random telegraph noise analyses [J].
Tsar, Shih-Chang ;
Wu, San-Lein ;
Huang, Po-Chin ;
Wang, Bo-Chin ;
Tsai, Kai-Shiang ;
Kao, Tsung-Hsien ;
Yang, Chih-Wei ;
Chen, Cheng-Guo ;
Cheng, Osbert ;
Fang, Yean-Kuen ;
Chang, Shoou-Jinn ;
Chen, Jone-Fang .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (08) :28-31