Pass-transistor adiabatic logic using single power-clock supply

被引:137
|
作者
Oklobdzija, VG [1 ]
Maksimovic, D [1 ]
Lin, FC [1 ]
机构
[1] UNIV COLORADO,DEPT ELECT & COMP ENGN,BOULDER,CO 80309
关键词
adiabatic computing; energy recovery; low power logic;
D O I
10.1109/82.633443
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a new pass-transistor adiabatic logic (PAL) that operates from a single power-clock supply and outperforms the previously reported adiabatic logic techniques in terms of its energy use, PAL is a dual-rail logic with relatively low gate complexity: a PAL gate consists of true and complementary NMOS functional blocks, and a pair of cross-coupled PMOS devices. In simulation tests using a standard 1.2 mu CMOS technology, the circuit has been found to operate up to 160 MHz clock frequency and down to 1.5 V peak-to-peak sinusoidal power-clock supply, Operation of a 1600-stage PAL shift register fabricated in the 1.2 mu CMOS technology has been experimentally verified.
引用
收藏
页码:842 / 846
页数:5
相关论文
共 50 条
  • [41] CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC DESIGN
    PASTERNAK, JH
    SHUBAT, AS
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) : 216 - 222
  • [42] Performance driven synthesis for pass-transistor logic
    Liu, TH
    Ganai, MK
    Aziz, A
    Burns, JL
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 372 - 377
  • [43] Design of FinFET-based Energy Efficient Pass-Transistor Adiabatic Logic for ultra-low power applications
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    MICROELECTRONICS JOURNAL, 2019, 92
  • [44] Gate-Length Biasing Technique of Complementary Pass-Transistor Adiabatic Logic for Leakage Reduction
    Hu, Jianping
    Zhang, Yu
    MICRO NANO DEVICES, STRUCTURE AND COMPUTING SYSTEMS, 2011, 159 : 180 - 185
  • [45] A Novel Binary to Ternary Converter using Double Pass-Transistor Logic
    Jaber, Ramzi A.
    El-Hajj, Ahmad M.
    Haidar, Ali M.
    Kassem, Abdallah
    Nimri, Lina A.
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 240 - 243
  • [46] Single-electron pass-transistor logic and its application to a binary adder
    Ono, Y
    Takahashi, Y
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 63 - 66
  • [47] Complementary pass-transistor energy recovery logic for low-power applications
    Chang, RC
    Hung, PC
    Wang, IH
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 146 - 151
  • [48] Leakage Reduction of P-Type Logic Circuits Using Pass-Transistor Adiabatic Logic with PMOS Pull-Up Configuration
    Jiang, Jintao
    Ye, Lifang
    Hu, Jianping
    QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 : 73 - 78
  • [49] Super low power 8-bit CPU with pass-transistor logic
    Taki, K
    Lee, BY
    Tanaka, H
    Konishi, K
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 663 - 664
  • [50] Fault characterisation of Complementary Pass-transistor Logic circuits
    Aziz, SM
    Rashid, ABMH
    Karim, M
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 80 - 84