Pass-transistor adiabatic logic using single power-clock supply

被引:137
|
作者
Oklobdzija, VG [1 ]
Maksimovic, D [1 ]
Lin, FC [1 ]
机构
[1] UNIV COLORADO,DEPT ELECT & COMP ENGN,BOULDER,CO 80309
关键词
adiabatic computing; energy recovery; low power logic;
D O I
10.1109/82.633443
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a new pass-transistor adiabatic logic (PAL) that operates from a single power-clock supply and outperforms the previously reported adiabatic logic techniques in terms of its energy use, PAL is a dual-rail logic with relatively low gate complexity: a PAL gate consists of true and complementary NMOS functional blocks, and a pair of cross-coupled PMOS devices. In simulation tests using a standard 1.2 mu CMOS technology, the circuit has been found to operate up to 160 MHz clock frequency and down to 1.5 V peak-to-peak sinusoidal power-clock supply, Operation of a 1600-stage PAL shift register fabricated in the 1.2 mu CMOS technology has been experimentally verified.
引用
收藏
页码:842 / 846
页数:5
相关论文
共 50 条
  • [31] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Kai Liao
    XiaoXin Cui
    Nan Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [32] Leakage Reduction of Power-Gating Sequential Circuits Based on Complementary Pass-transistor Adiabatic Logic Circuits
    Zhang, Weiqiang
    Zhang, Yu
    Shi Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 282 - 285
  • [33] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13
  • [34] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    LIAO Kai
    CUI XiaoXin
    LIAO Nan
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    Science China(Information Sciences), 2014, 57 (04) : 273 - 285
  • [35] Energy Efficiency of 2-Step Charging Power-Clock for Adiabatic Logic
    Raghav, Himadri Singh
    Bartlett, Vivian A.
    Kale, Izzet
    PROCEEDINGS OF 2016 26TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2016, : 176 - 182
  • [36] Energy-saving design technique achieved by latched pass-transistor adiabatic logic
    Park, J
    Hong, SJ
    Kim, J
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4693 - 4696
  • [37] A Low-power RFID with 100kbps Data Rate Employing High-speed Power Clock Generator for Complementary Pass-transistor Adiabatic Logic
    Shibata, Saito
    Sawabe, Yoshiki
    Shiba, Kota
    Kosuge, Atsutake
    Hamada, Mototsugu
    Kuroda, Tadahiro
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [38] High signal swing pass-transistor logic using Surrounding Gate Transistor
    Endoh, Tetuo
    Funaki, Toshihiko
    Sakuraba, Hiroshi
    Masuoka, Fujio
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 273 - 275
  • [39] A high signal swing pass-transistor logic using surrounding gate transistor
    Endoh, T
    Funaki, T
    Sakuraba, H
    Masuoka, F
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 273 - 275
  • [40] PTM: Technology mapper for pass-transistor logic
    Zhuang, N
    Scotti, MV
    Cheung, PYK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (01): : 13 - 19