Sleep switch dual threshold voltage domino logic with reduced standby leakage current

被引:52
作者
Kursun, V [1 ]
Friedman, EG [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
domino carry lookahead adder; domino logic; dual threshold voltage CMOS technologies; dynamic circuits; high speed; idle mode; longer battery life; low power; multiple threshold voltage CMOS; reduced standby leakage energy; sleep mode; sleep switch; subthreshold leakage current;
D O I
10.1109/TVLSI.2004.826198
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino logic circuits. Sleep switch transistors are proposed to place an idle dual threshold voltage domino logic circuit into a low leakage state. The circuit technique enhances the effectiveness of a dual threshold voltage CMOS technology to reduce the. subthreshold leakage current by strongly turning off all of the high threshold voltage transistors. The sleep switch circuit technique significantly reduces the subthreshold leakage energy as compared to both standard low-threshold voltage and dual threshold voltage domino logic circuits. A domino adder enters and leaves a low leakage sleep mode within a single clock cycle. The energy overhead of the circuit technique is low, justifying the activation of the proposed sleep scheme by providing a net savings in total power consumption during short idle periods.
引用
收藏
页码:485 / 496
页数:12
相关论文
共 26 条
  • [1] Dynamically tuning processor resources with adaptive processing
    Albonesi, DH
    Balasubramonian, R
    Dropsho, SG
    Dwarkadas, S
    Friedman, EG
    Huang, MC
    Kursun, V
    Magklis, G
    Scott, ML
    Semeraro, G
    [J]. COMPUTER, 2003, 36 (12) : 49 - +
  • [2] High-speed dynamic logic styles for scaled-down CMOS and MTCMOS technologies
    Allam, MW
    Anis, MH
    Elmasry, MI
    [J]. ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 155 - 160
  • [3] A sub-130-nm conditional keeper technique
    Alvandpour, A
    Krishnamurthy, RK
    Soumyanath, K
    Borkar, SY
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 633 - 638
  • [4] Nanotechnology goals and challenges for electronic applications
    Bohr, MT
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (01) : 56 - 62
  • [5] Obeying Moore's Law beyond 0.18 micron
    Borkar, S
    [J]. 13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 26 - 31
  • [6] Managing static leakage energy in microprocessor functional units
    Dropsho, S
    Kursun, V
    Albonesi, DH
    Dwarkadas, S
    Friedman, EG
    [J]. 35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS, 2002, : 321 - 332
  • [7] FERRE A, 1998, P IEEE INT C EL CIRC, V2, P185
  • [8] Device scaling limits of Si MOSFETs and their application dependencies
    Frank, DJ
    Dennard, RH
    Nowak, E
    Solomon, PM
    Taur, Y
    Wong, HSP
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (03) : 259 - 288
  • [9] Leakage-Biased Domino circuits for dynamic fine-grain leakage reduction
    Heo, S
    Asanovic, K
    [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 316 - 319
  • [10] JUNG SO, 2001, P INT S 2001 CIRC SY, V4, P154