Performance estimation of sub-30 nm junctionless tunnel FET (JLTFET)

被引:77
作者
Bal, Punyasloka [1 ]
Akram, M. W. [1 ]
Mondal, Partha [1 ]
Ghosh, Bahniman [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
[2] Univ Texas Austin, Microelect Res Ctr, Austin, TX 78758 USA
关键词
Band to band tunneling (BTBT); Drain induced barrier lowering (DIBL); Scaling; Junctionless tunnel field effect transistor (JLTFET); Subthreshold slope (SS); FIELD-EFFECT TRANSISTOR;
D O I
10.1007/s10825-013-0483-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we examined the short channel behavior of junction less tunnel field effect transistor (JLTFET) and a comparison was made with the conventional MOSFET on the basis of variability of device parameter. The JLTFET is a heavily doped junctionless transistor which uses the concept of tunneling, by narrowing the barrier between source and channel of the device, to turn the device ON and OFF. The JLTFET exhibits an improved subthreshold slope (SS) of 24 mV/decade and drain-induced barrier lowering (DIBL) of 38 mV/V as compared to SS of 73 mV/decade and DIBL of 98 mV/V for the conventional MOSFET. The simulation result shows that the impact of length scaling on threshold voltage for JLTFET is very less as compared to MOSFET. Even a JLTFET with gate length of 10 nm has better SS than MOSFET with gate length of 25 nm, which enlightens the superior electrostatic integrity and better scalability of JLTFET over MOSFET.
引用
收藏
页码:782 / 789
页数:8
相关论文
共 20 条
  • [1] [Anonymous], 2010, P 34 EUR SOL STAT DE
  • [2] Performance enhancement of vertical tunnel field-effect transistor with SiGe in the δp+ layer
    Bhuwalka, KK
    Schulze, J
    Eisele, T
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2004, 43 (7A): : 4073 - 4078
  • [3] Double-gate tunnel FET with high-κ gate dielectric
    Boucart, Kathy
    Mihai Ionescu, Adrian
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) : 1725 - 1733
  • [4] Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec
    Choi, Woo Young
    Park, Byung-Gook
    Lee, Jong Duk
    Liu, Tsu-Jae King
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) : 743 - 745
  • [5] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
  • [6] Ghosh B., 2013, IEEE ELECT DEVICE LE, V35
  • [7] A junctionless tunnel field effect transistor with low subthreshold slope
    Ghosh, Bahniman
    Bal, Punyasloka
    Mondal, Partha
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (03) : 428 - 436
  • [8] Effect of Band-to-Band Tunneling on Junctionless Transistors
    Gundapaneni, Suresh
    Bajaj, Mohit
    Pandey, Rajan K.
    Murali, Kota V. R. M.
    Ganguly, Swaroop
    Kottantharayil, Anil
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) : 1023 - 1029
  • [9] Bulk Planar Junctionless Transistor (BPJLT): An Attractive Device Alternative for Scaling
    Gundapaneni, Suresh
    Ganguly, Swaroop
    Kottantharayil, Anil
    [J]. IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) : 261 - 263
  • [10] CARRIER TRANSPORT NEAR THE SI/SIO2 INTERFACE OF A MOSFET
    HANSCH, W
    VOGELSANG, T
    KIRCHER, R
    ORLOWSKI, M
    [J]. SOLID-STATE ELECTRONICS, 1989, 32 (10) : 839 - 849