Theory of Redundancy for Logic Circuits to Maximize Yield/Area

被引:0
作者
Mirza-Aghatabar, Mohammad [1 ]
Breuer, Melvin A. [1 ]
Gupta, Sandeep K. [1 ]
Nazarian, Shahin [1 ]
机构
[1] Univ So Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
来源
2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | 2012年
基金
美国国家科学基金会;
关键词
Yield; redundancy; steering logics; CAD tool; layout; DEFECT; RELIABILITY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The down scaling of feature sizes and higher process variations in future CMOS nano-technologies are anticipated to introduce higher manufacturing anomalies. On the other hand designs are getting more complicated due to more innovative applications where they need higher numbers of transistors. These phenomena significantly reduce the functional yield. Redundancy has been used for a long time in regular structures such as memory to tolerate defects; however, for typical irregular logic circuits this would be very challenging. In this paper we introduce a theory that justifies the necessity of using redundancy at sub-chip level of granularity to maximize yield/area (number of healthy dies) for future technologies with higher defect rates. In addition, redundancy at finer levels of granularity, aggravates the overheads of interconnect (steering logics, i.e., forks, joins and switches) such as yield, area, and testing overheads. These overheads limit the level of granularity for logic replication. Current yield estimators are generally pessimistic for interconnects because they do not take circuit and logic context into consideration, and/or they assume all defects are killer-defects, i.e., always result in unacceptable circuit behavior. In this paper we propose a CAD tool to compute the functional yield of the configurable and testable steering logics using (i) actual layout geometries, and (ii) factory data related to density and size of opens (missing metal), shorts (extra metal) and open vias. The experimental results show that our theory of redundancy considering the overheads of steering logics can improve the yield/area by 2.8 times for a real highly-defected circuit (OpenSparc T2 core).
引用
收藏
页码:663 / 671
页数:9
相关论文
共 27 条
  • [1] 2001 Technology Roadmap for Semiconductors
    Allan, A
    Edenfeld, D
    Joyner, WH
    Kahng, AB
    Rodgers, M
    Zorian, Y
    [J]. COMPUTER, 2002, 35 (01) : 42 - +
  • [2] de Sousa J. T., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P640, DOI 10.1109/DATE.2000.840853
  • [3] CRITICAL AREA AND CRITICAL LEVELS CALCULATION IN IC YIELD MODELING
    GANDEMER, S
    TREMINTIN, BC
    CHARLOT, JJ
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (02) : 158 - 166
  • [4] GLASS JM, 1980, IEEE T COMPUT, V29, P1017, DOI 10.1109/TC.1980.1675498
  • [5] Gupta T, 2003, 2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, P469
  • [6] Hassan A., 1988, International Test Conference 1988 Proceedings - New Frontiers in Testing (Cat. No.88CH2610-4), P126, DOI 10.1109/TEST.1988.207790
  • [7] Comparison of defect size distributions based on electrical and optical measurement procedures
    Hess, C
    Weiland, LH
    [J]. 1997 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP - ASMC 97 PROCEEDINGS: THEME - THE QUEST FOR SEMICONDUCTOR MANUFACTURING EXCELLENCE: LEADING THE CHARGE INTO THE 21ST CENTURY, 1997, : 277 - 282
  • [8] Jewett D., 1991, Digest of Papers. Fault-Tolerant Computing: Twenty-First International Symposium (Cat. No.91CH2985-0), P512, DOI 10.1109/FTCS.1991.146709
  • [9] Jha N., 2003, Testing of Digital Systems
  • [10] EXTRACTION OF DEFECT SIZE DISTRIBUTIONS IN AN IC LAYER USING TEST STRUCTURE DATA
    KHARE, JB
    MALY, W
    THOMAS, ME
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1994, 7 (03) : 354 - 368