共 50 条
- [41] Design and Simulation of a CMOS Compatible pH-ISFET Readout Circuit, with Low Thermal Sensitivity PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON ELECTRICAL AND INFORMATION TECHNOLOGIES (ICEIT 2017), 2017,
- [42] Design and Reliability Analysis of Voltage Reference Circuit in 180 nm CMOS Process 2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 251 - 254
- [44] Skewed CMOS: Noise-immune high-performance low-power static circuit family 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 241 - 246
- [46] The Statistical Static Timing Analysis of Gate-Level Circuit Design Margin in VLSI Design INFORMATION AND MANAGEMENT ENGINEERING, PT VI, 2011, 236 : 410 - 416
- [47] DESIGN TOOL OFFERS ENHANCED CIRCUIT ANALYSIS, SIMULATION FLEXIBILITY COMPUTER DESIGN, 1990, 29 (03): : 112 - 112
- [48] The Design and Simulation Analysis of Current Amplifier Circuit of Relay test INTELLIGENT SYSTEM AND APPLIED MATERIAL, PTS 1 AND 2, 2012, 466-467 : 966 - 970