Static and Clocked Spintronic Circuit Design and Simulation With Performance Analysis Relative to CMOS

被引:38
|
作者
Calayir, Vehbi [1 ]
Nikonov, Dmitri E. [1 ]
Manipatruni, Sasikanth [1 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
关键词
All-spin logic; circuit model; clocked logic; compact modeling; ferromagnetic metal; non-magnetic metal; non-volatility; performance comparison; spintronic; static logic; SPIN LOGIC DEVICE;
D O I
10.1109/TCSI.2013.2268375
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-based devices, in which information is carried via electron spin rather than electron charge, are potential candidates to complement CMOS technology due to the promise of non-volatility and compact implementation of logic gates. One class of such devices is all-spin logic (ASL) which is based on switching ferromagnets by spin transfer torque and conduction of spin-polarized current. Using previously developed physics-based circuit models for ASL, we develop a complete logic family for static ASL comprising of majority logic gates. We compare its performance metrics by means of circuit simulations using our Verilog-A compact models. We also show the novel implementations of sequencing elements (e.g., latch and D flip-flop) to enable clocked ASL. We also refine the models for ferromagnets to include spin relaxation inside ferromagnetic metals (FMs).
引用
收藏
页码:393 / 406
页数:14
相关论文
共 50 条
  • [41] Design and Simulation of a CMOS Compatible pH-ISFET Readout Circuit, with Low Thermal Sensitivity
    Harrak, Abdelkhalak
    Naimi, Salah Eddine
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON ELECTRICAL AND INFORMATION TECHNOLOGIES (ICEIT 2017), 2017,
  • [42] Design and Reliability Analysis of Voltage Reference Circuit in 180 nm CMOS Process
    Takahashi, Yasuhiro
    Sato, Hisao
    Sekine, Toshikazu
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 251 - 254
  • [43] Design Exploration of Hybrid CMOS and Memristor Circuit by New Modified Nodal Analysis
    Fei, Wei
    Yu, Hao
    Zhang, Wei
    Yeo, Kiat Seng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) : 1012 - 1025
  • [44] Skewed CMOS: Noise-immune high-performance low-power static circuit family
    Solomatnikov, A
    Somasekhar, D
    Roy, K
    Koh, CK
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 241 - 246
  • [45] Skewed CMOS: Noise-tolerant high-performance low-power static circuit family
    Solomatnikov, A
    Somasekhar, D
    Sirisantana, N
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 469 - 476
  • [46] The Statistical Static Timing Analysis of Gate-Level Circuit Design Margin in VLSI Design
    Zhao San-ping
    INFORMATION AND MANAGEMENT ENGINEERING, PT VI, 2011, 236 : 410 - 416
  • [47] DESIGN TOOL OFFERS ENHANCED CIRCUIT ANALYSIS, SIMULATION FLEXIBILITY
    MEYER, E
    COMPUTER DESIGN, 1990, 29 (03): : 112 - 112
  • [48] The Design and Simulation Analysis of Current Amplifier Circuit of Relay test
    Liu, Baifen
    Fang, Xianwu
    Chen, Yun
    INTELLIGENT SYSTEM AND APPLIED MATERIAL, PTS 1 AND 2, 2012, 466-467 : 966 - 970
  • [49] Performance Analysis on Complementary FET (CFET) Relative to Standard CMOS With Nanosheet FET
    Jung, Seung-Geun
    Jang, Dongwon
    Min, Seong-Ji
    Park, Euyjin
    Yu, Hyun-Yong
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 78 - 82
  • [50] Static and dynamic TCAD analysis of IMOS performance: From the single device to the circuit
    Mayer, Frederic
    Le Royer, Cyrille
    Le Carval, Gilles
    Clavelier, Laurent
    Deleonibus, Simon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (08) : 1852 - 1857