Static and Clocked Spintronic Circuit Design and Simulation With Performance Analysis Relative to CMOS

被引:38
|
作者
Calayir, Vehbi [1 ]
Nikonov, Dmitri E. [1 ]
Manipatruni, Sasikanth [1 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
关键词
All-spin logic; circuit model; clocked logic; compact modeling; ferromagnetic metal; non-magnetic metal; non-volatility; performance comparison; spintronic; static logic; SPIN LOGIC DEVICE;
D O I
10.1109/TCSI.2013.2268375
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-based devices, in which information is carried via electron spin rather than electron charge, are potential candidates to complement CMOS technology due to the promise of non-volatility and compact implementation of logic gates. One class of such devices is all-spin logic (ASL) which is based on switching ferromagnets by spin transfer torque and conduction of spin-polarized current. Using previously developed physics-based circuit models for ASL, we develop a complete logic family for static ASL comprising of majority logic gates. We compare its performance metrics by means of circuit simulations using our Verilog-A compact models. We also show the novel implementations of sequencing elements (e.g., latch and D flip-flop) to enable clocked ASL. We also refine the models for ferromagnets to include spin relaxation inside ferromagnetic metals (FMs).
引用
收藏
页码:393 / 406
页数:14
相关论文
共 50 条
  • [31] COMPUTER SIMULATION AND ANALYSIS TECHNIQUES FOR RELIABLE CIRCUIT DESIGN
    HOCHWALD, W
    MCQUADE, KF
    SCHEFFLE.HS
    MICROELECTRONICS RELIABILITY, 1966, 5 (02) : 97 - &
  • [32] Incremental Circuit Simulation Analysis for Design Modification and Verification
    Zhou, Tracey
    Zhou, Dian
    Zherig, Xuan
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2753 - +
  • [33] Design and Analysis of 4-bit 1.2GS/s Low Power CMOS Clocked Flash ADC
    Prathiba, G.
    Santhi, M.
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2022, 31 (03): : 1611 - 1626
  • [34] Performance comparison between static and dynamic CMOS logic implementations of a pipelined square-rooting circuit
    Corsonello, P
    Perri, S
    Cocorullo, G
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (06): : 347 - 355
  • [35] Circuit design of a three-stage CMOS amplifier by circuit theory and analysis miller compensation network
    Rezaei, Ilghar
    Soldoozy, Ali
    Mohammad Khani, Amir Ali
    Biabanifard, Ali
    Memories - Materials, Devices, Circuits and Systems, 2023, 6
  • [36] STATIC AND TRANSIENT LATCHUP SIMULATION OF VLSI-CMOS WITH AN IMPROVED PHYSICAL DESIGN-MODEL
    STRZEMPADEPRE, M
    HARTER, J
    WERNER, C
    SKAPA, H
    KASSING, R
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (06) : 1290 - 1296
  • [37] RADIATION-TOLERANT HIGH-PERFORMANCE CMOS VLSI CIRCUIT-DESIGN
    HATANO, H
    DOI, K
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1985, 32 (06) : 4031 - 4035
  • [38] RADIATION-TOLERANT HIGH-PERFORMANCE CMOS VLSI CIRCUIT DESIGN.
    Hatano, Hiroshi
    Doi, Katsuyuki
    1600, (NS-32):
  • [39] Performance simulation and analysis of a CMOS/nano hybrid nanoprocessor system
    Cabe, Adam C.
    Das, Shamik
    NANOTECHNOLOGY, 2009, 20 (16)
  • [40] CMOS-Memristor Inverter Circuit Design and Analysis Using Cadence Virtuoso
    Sharma, Gaurav
    Bhargava, Lava
    2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,