Static and Clocked Spintronic Circuit Design and Simulation With Performance Analysis Relative to CMOS

被引:38
|
作者
Calayir, Vehbi [1 ]
Nikonov, Dmitri E. [1 ]
Manipatruni, Sasikanth [1 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
关键词
All-spin logic; circuit model; clocked logic; compact modeling; ferromagnetic metal; non-magnetic metal; non-volatility; performance comparison; spintronic; static logic; SPIN LOGIC DEVICE;
D O I
10.1109/TCSI.2013.2268375
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-based devices, in which information is carried via electron spin rather than electron charge, are potential candidates to complement CMOS technology due to the promise of non-volatility and compact implementation of logic gates. One class of such devices is all-spin logic (ASL) which is based on switching ferromagnets by spin transfer torque and conduction of spin-polarized current. Using previously developed physics-based circuit models for ASL, we develop a complete logic family for static ASL comprising of majority logic gates. We compare its performance metrics by means of circuit simulations using our Verilog-A compact models. We also show the novel implementations of sequencing elements (e.g., latch and D flip-flop) to enable clocked ASL. We also refine the models for ferromagnets to include spin relaxation inside ferromagnetic metals (FMs).
引用
收藏
页码:393 / 406
页数:14
相关论文
共 50 条
  • [21] An Analytical Approach to Efficient Circuit Variability Analysis in Scaled CMOS Design
    Gummalla, Samatha
    Subramaniam, Anupama R.
    Cao, Yu
    Chakrabarti, Chaitali
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 641 - 647
  • [22] Circuit analysis and design of low-power CMOS tapered buffer
    Cheng, KH
    Yang, WB
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (05): : 850 - 858
  • [23] Performance Analysis of Voltage-Scaled Static and Dynamic CMOS Circuits
    Chandel, Rajeevan
    Nataraj, Y.
    Khanna, Gargi
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2008, 3 (02) : 171 - 176
  • [24] Design and Simulation Study of Full Adder Circuit Based on CNTFET and CMOS Technology by ADS
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (06) : M108 - M122
  • [25] Circuit design and performance analysis of Manchester decoder
    Chen, Haoqiong
    Wu, Yue
    Niu, Wencheng
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (01): : 84 - 87
  • [26] Discrete Chaotic Circuit Design and Performance Analysis
    Li, Wangshu
    Song, Bingbing
    Ding, Qun
    2015 THIRD INTERNATIONAL CONFERENCE ON ROBOT, VISION AND SIGNAL PROCESSING (RVSP), 2015, : 200 - 203
  • [27] Performance Analysis and Improvement for Hybrid CMOS-SET Circuit Architectures
    Deng, Guoqing
    Chen, Chunhong
    2008 1ST MICROSYSTEMS AND NANOELECTRONICS RESEARCH CONFERENCE, 2008, : 109 - 112
  • [28] A comprehensive analysis and performance comparison of CombFET and NSFET for CMOS circuit applications
    Kumari, N. Aruna
    Prithvi, P.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 158
  • [29] CIRCUIT ANALYSIS, LOGIC SIMULATION, AND DESIGN VERIFICATION FOR VLSI
    RUEHLI, AE
    DITLOW, GS
    PROCEEDINGS OF THE IEEE, 1983, 71 (01) : 34 - 48
  • [30] Spiking analog neuron circuit design, analysis, and simulation
    Fujii, RH
    Nemoto, R
    Satou, N
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 482 - 486