Static and Clocked Spintronic Circuit Design and Simulation With Performance Analysis Relative to CMOS

被引:38
|
作者
Calayir, Vehbi [1 ]
Nikonov, Dmitri E. [1 ]
Manipatruni, Sasikanth [1 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
关键词
All-spin logic; circuit model; clocked logic; compact modeling; ferromagnetic metal; non-magnetic metal; non-volatility; performance comparison; spintronic; static logic; SPIN LOGIC DEVICE;
D O I
10.1109/TCSI.2013.2268375
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-based devices, in which information is carried via electron spin rather than electron charge, are potential candidates to complement CMOS technology due to the promise of non-volatility and compact implementation of logic gates. One class of such devices is all-spin logic (ASL) which is based on switching ferromagnets by spin transfer torque and conduction of spin-polarized current. Using previously developed physics-based circuit models for ASL, we develop a complete logic family for static ASL comprising of majority logic gates. We compare its performance metrics by means of circuit simulations using our Verilog-A compact models. We also show the novel implementations of sequencing elements (e.g., latch and D flip-flop) to enable clocked ASL. We also refine the models for ferromagnets to include spin relaxation inside ferromagnetic metals (FMs).
引用
收藏
页码:393 / 406
页数:14
相关论文
共 50 条
  • [1] Clocked Magnetostriction-Assisted Spintronic Device Design and Simulation
    Iraei, Rouhollah Mousavi
    Kani, Nickvash
    Dutta, Sourav
    Nikonov, Dmitri E.
    Manipatruni, Sasikanth
    Young, Ian A.
    Heron, John T.
    Naeemi, Azad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (05) : 2040 - 2046
  • [2] High performance CMOS static logic circuit design
    Kuo, KC
    Carlson, BS
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 598 - 601
  • [3] Speed Enhancement in the Performance of Two Phase Clocked Adiabatic Static CMOS Logic Circuits
    Pindoo, Irfan Ahmad
    Dhariwal, Sandeep
    Sharma, Rahul
    Lata, Suman
    2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 149 - 154
  • [4] High Performance CMOS Circuit Design
    Swami, Neelam
    Khatri, Bhupen
    3RD INTERNATIONAL CONFERENCE ON CONDENSED MATTER & APPLIED PHYSICS (ICC-2019), 2020, 2220
  • [5] Low-power and High Performance Sinusoidal Clocked Dynamic Circuit Design
    Katreepalli, Raghava
    Chemanchula, Hemanth
    Haniotakis, Themistoklis
    Tsiatouhas, Yiorgos
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 367 - 372
  • [6] Design and Analysis of Clocked CMOS Differential Adiabatic Logic (CCDAL) for Low Power
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (04) : 548 - 557
  • [7] DESIGN OF BAUGH WOOLEY AND WALLACE TREE MULTIPLIER USING TWO PHASE CLOCKED ADIBATIC STATIC CMOS LOGIC
    Muley, Vishal Shankarrao
    Tom, Anchu
    Vigneswaran, T.
    2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 1178 - 1183
  • [8] Design of high performance CMOS linear readout integrated circuit
    Gao, J
    Lu, WG
    Liu, J
    Cui, WT
    Tang, J
    Chen, ZJ
    Ji, LJ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 607 - 610
  • [9] Design and simulation of a differential capacitive MEMS sensor with CMOS readout circuit
    Vajargah, Maryam Karimi
    Shamsi, Hossein
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025,
  • [10] Simulation and Transient Analysis of Organic/Inorganic CMOS Inverter Circuit
    Satyala, Nikhil
    Pieper, Ron
    Wondmagegn, Wudyalew
    SSST: 2009 41ST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2009, : 324 - 329