AN ACCURATE AND EFFICIENT LINK ANALYSIS METHODOLOGY FOR HIGH SPEED I/O DESIGN

被引:0
|
作者
Mazumder, Mohiuddin [1 ]
Jaussi, James [2 ]
Iyer, Sitaraman [1 ]
Spagna, Fulvio [1 ]
Wu, Zuoguo [1 ]
Lee, Beomtaek [1 ]
Kumar, Arvind [1 ]
机构
[1] Intel Corp, Intel Architecture Grp, Santa Clara, CA USA
[2] Intel Corp, Intel Labs, Hillsboro, OR USA
来源
PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1 | 2012年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an accurate and efficient analysis methodology that enables circuit optimization directly guided by platform-level metric such as link eye margin. Prior to this work, such analysis was not feasible due to significant compute time required by complex circuit simulations. A new method of developing highly abstracted behavioral models of complex circuit blocks is a critical element of this analysis methodology. The method uses statistical signaling analysis and optimization capabilities coupled with behavioral modeling of I/O clocking, transmitter and receiver circuitry that are based on accurate circuit simulations. We also present measured data from products and test chips that show correlation between measured and modeled data within 10-15%. Finally, we describe how the methodology was used to optimize the design of a high speed serial link and achieve approximately 70% improvement in eye margins with limited design iterations.
引用
收藏
页码:653 / +
页数:2
相关论文
共 50 条
  • [21] A high speed fibre communication link for measurement & I/O (M&IO-Net)
    Spuig, P
    Couturier, B
    FUSION ENGINEERING AND DESIGN, 2001, 56-57 : 999 - 1004
  • [22] Architectural Comparison of Analog and Digital Duty Cycle Corrector for High Speed I/O Link
    Raghavan, Leneesh
    Wu, Ting
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 270 - +
  • [23] Nanomagnetic logic based runtime Reconfigurable area efficient and high speed adder design methodology
    Sivasubramani, Santhosh
    Mattela, Venkat
    Rangesh, P.
    Pal, Chandrajit
    Acharyya, Amit
    NANOTECHNOLOGY, 2020, 31 (18)
  • [24] MIM Capacitance Efficiency Study for High Speed I/O Power Integrity Network Design: MIM and MIMless High Speed I/O Performance Characterization
    Tan, Fern Nee
    Chai, Ming Dak
    bin Tamrin, Mohamad Shahrir
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 72 - 76
  • [25] High speed I/O test
    23rd IEEE VLSI Test Symposium, Proceedings, 2005, : 169 - 169
  • [26] Design of a high speed transcutaneous optical telemetry link
    Ackermann, D. Michael, Jr.
    Smith, Brian
    Kilgore, Kevin L.
    Peckham, P. Hunter
    2006 28TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-15, 2006, : 4615 - +
  • [27] Identification of Parameter Domain for the Design of High-Speed I/O Interface
    Kim, Seungwon
    Kim, Youngmin
    Han, Ki Jin
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 67 - 70
  • [28] Analysis of the Design and Testing Methods of High-Speed Data Transmission Optical Link
    Wang, Kunda
    Zhang, Shengfeng
    Zhu, Yeteng
    PROCEEDINGS OF THE 39TH CHINESE CONTROL CONFERENCE, 2020, : 3029 - 3034
  • [29] Design Methodology of Linkage Morphology for High Speed Locomotion
    Brown, Jason M.
    Pusey, Jason L.
    Clark, Jonathan E.
    2017 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS (IEEE ROBIO 2017), 2017, : 730 - 736
  • [30] AN ANALYTICAL DESIGN METHODOLOGY FOR HIGH SPEED NANOPOSITIONING SCANNERS
    Sabade, Vaibhav
    Joseph, Tim John
    Kartik, V.
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2015, VOL 4A, 2016,