AN ACCURATE AND EFFICIENT LINK ANALYSIS METHODOLOGY FOR HIGH SPEED I/O DESIGN

被引:0
|
作者
Mazumder, Mohiuddin [1 ]
Jaussi, James [2 ]
Iyer, Sitaraman [1 ]
Spagna, Fulvio [1 ]
Wu, Zuoguo [1 ]
Lee, Beomtaek [1 ]
Kumar, Arvind [1 ]
机构
[1] Intel Corp, Intel Architecture Grp, Santa Clara, CA USA
[2] Intel Corp, Intel Labs, Hillsboro, OR USA
来源
PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1 | 2012年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an accurate and efficient analysis methodology that enables circuit optimization directly guided by platform-level metric such as link eye margin. Prior to this work, such analysis was not feasible due to significant compute time required by complex circuit simulations. A new method of developing highly abstracted behavioral models of complex circuit blocks is a critical element of this analysis methodology. The method uses statistical signaling analysis and optimization capabilities coupled with behavioral modeling of I/O clocking, transmitter and receiver circuitry that are based on accurate circuit simulations. We also present measured data from products and test chips that show correlation between measured and modeled data within 10-15%. Finally, we describe how the methodology was used to optimize the design of a high speed serial link and achieve approximately 70% improvement in eye margins with limited design iterations.
引用
收藏
页码:653 / +
页数:2
相关论文
共 50 条
  • [1] An accurate jitter estimation technique for efficient high speed I/O testing
    Hong, Dongwoo
    Cheng, Kwang. -Ting Tim
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 224 - 229
  • [2] Accurate Bit-Error-Rate Estimation for Efficient High Speed I/O Testing
    Hong, Dongwoo
    Cheng, Kwang-Ting
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1572 - 1575
  • [3] SI/PI Co-Simulation Analysis of High-Speed I/O Link
    Sun, Liang
    Miao, Min
    Li, Tao
    Zhang, Zhuanzhuan
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [4] High speed I/O buffer design for MCM
    Yang, SJ
    Chang, TC
    Chien, RW
    Wang, ED
    Gabara, TJ
    Tai, KL
    Frye, RC
    1997 IEEE MULTI-CHIP MODULE CONFERENCE - PROCEEDINGS, 1997, : 52 - 57
  • [5] SMV Methodology enhancements for High Speed I/O links of SoCs
    Viveros-Wacher, Andres
    Alejos, Ricardo
    Alvarez, Liliana
    Diaz-Castro, Israel
    Marcial, Brenda
    Motola-Acuna, Gaston
    Vega-Ochoa, Edgar-Andrei
    2014 IEEE 32ND VLSI TEST SYMPOSIUM (VTS), 2014,
  • [6] Reflection Budgeting Methodology for High-Speed Serial Link Signal Integrity Design
    Allred R.J.
    Furse C.M.
    Progress In Electromagnetics Research B, 2021, 91 : 59 - 77
  • [7] Methodology of Power Integrity Analysis for High Speed PCB Design
    Fei, Yee Chang
    2014 2ND INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN (ICED), 2014, : 132 - 136
  • [8] A Design Methodology for Power Efficiency Optimization of High-Speed Equalized-Electrical I/O Architectures
    Palaniappan, Arun
    Palermo, Samuel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1421 - 1431
  • [9] Channel Optimization for the Design of High Speed I/O links
    Mandrekar, Rohan
    Zhou, Yaping
    Chun, Sungjun
    Haridass, Anand
    Choi, Jinwoo
    Na, Nanju
    Dreps, Daniel
    Weekly, Roger
    Harvey, Paul
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 87 - +
  • [10] High-speed design methodology
    Kurtze, Jerry
    Elektron, 2005, 22 (04): : 24 - 25