A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC

被引:27
作者
Wong, Si-Seng [1 ,2 ,3 ]
Chio, U-Fat [1 ,2 ]
Zhu, Yan [1 ,2 ]
Sin, Sai-Weng [1 ,2 ]
U, Seng-Pan [1 ,2 ,3 ]
Martins, Rui Paulo [1 ,2 ,4 ]
机构
[1] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Macau, Peoples R China
[2] Univ Macau, Fac Sci & Technol, Macau, Peoples R China
[3] Synopsys Macau Ltd, Macau, Peoples R China
[4] Inst Super Tecn TU, Lisbon, Portugal
关键词
Analog-to-digital converter (ADC); binary-search ADC; SAR ADC; time-interleaved; two-step ADC;
D O I
10.1109/JSSC.2013.2258832
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture of a 10b 170MS/s two-step binary-search assisted time-interleaved SAR ADC. The front-end stage of this ADC is built with a 5b binary-search ADC, which is shared by two time-interleaved 6b SAR ADCs in the second-stage. The design does not use any static component such as op-amp or preamplifier that causes large dissipation of static power. DAC settling speed and power are also relaxed thanks to this architecture. Besides, the process insensitive asynchronous logic further reduces the delay of SA loop rather than using worst case delay cells to compensate the process variation problem. The ADC was fabricated in 65 nm CMOS and achieves 54.6 dB SNDR at 170 MS/s with only 2.3 mW of power consumption, leading to a FoM of 30.8 fJ/conversion-step.
引用
收藏
页码:1783 / 1794
页数:12
相关论文
共 26 条
[1]  
Akita I., 2011, 2011 IEEE Asian Solid-State Circuits Conference, P293, DOI 10.1109/ASSCC.2011.6123603
[2]  
[Anonymous], P IEEE ISCAS
[3]  
[Anonymous], P ESSCIRC
[4]  
[Anonymous], CMOS DATA CONVERTERS
[5]  
[Anonymous], S VLSI CIRC JUN
[6]  
[Anonymous], 2010, IEEE INT SOLID STATE
[7]  
Bei P., 2011, IEEE CUST INT CIRC C, P1
[8]   A Voltage-Controlled Capacitance Offset Calibration Technique for High Resolution Dynamic Comparator [J].
Chan, Chi-Hang ;
Zhu, Yan ;
Chio, U-Fat ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, R. P. .
2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, :392-395
[9]   Design and Experimental Verification of a Power Effective Flash-SAR Subranging ADC [J].
Chio, U-Fat ;
Wei, He-Gong ;
Zhu, Yan ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, R. P. ;
Maloberti, Franco .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) :607-611
[10]  
Dai Zhang, 2011, 2011 European Conference on Circuit Theory and Design (ECCTD 2011), P556, DOI 10.1109/ECCTD.2011.6043594