Gate delay modeling with multiple input switching for static (statistical) timing analysis

被引:0
|
作者
Sridharan, J [1 ]
Chen, T [1 ]
机构
[1] Colorado State Univ, Dept Elect & Comp Engn, Ft Collins, CO 80523 USA
来源
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With increase in operating frequency of modern VLSI designs and increase in process variations relative to the nominal process parameters, the chances of multiple input switching have increased. The traditional method of static timing analysis assuming single input switching is no longer adequate enough to capture gate level delays. We propose a new method of systematically modeling gate delays using the high dimensional model representation (HDMR) model. The proposed method models gate delays with respect to the relative signal arrival times (RSAT) of its inputs. The resulting gate delay models can be used for gate-level static timing analysis. The systematic nature of the proposed algorithm allows gate delay characterization with multiple input switching of up to 5 inputs to be reported for the first time. The proposed model is extended to allow the input signal slope and process variations to be taken into account for statistical static timing analysis. Our results show that the proposed HDMR model gives an error between 2.2% to 9.3% compared to SPICE results depending on the number of inputs involved in switching.
引用
收藏
页码:323 / 328
页数:6
相关论文
共 50 条
  • [1] Statistical Gate Delay Model for Multiple Input Switching
    Fukuoka, Takayuki
    Tsuchiya, Akira
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12) : 3070 - 3078
  • [2] Statistical gate delay model for Multiple Input Switching
    Fukuoka, Takayuki
    Tsuchiya, Akira
    Onodera, Hidetoshi
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 205 - 210
  • [3] Statistical gate delay model considering multiple input switching
    Agarwal, A
    Dartu, F
    Blaauw, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 658 - 663
  • [4] Uncertainty modeling of gate delay considering multiple input switching
    Yanamanamanda, S
    Li, J
    Wang, J
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2457 - 2460
  • [5] Statistical Timing Analysis considering Multiple-Input Switching
    Sinha, Debjit
    Rao, Vasant
    Peddawad, Chaitanya
    Wood, Michael
    Hemmett, Jeffrey
    Skariah, Suriya
    Williams, Patrick
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [6] A unified framework for statistical timing analysis with coupling and multiple input switching
    Sinha, D
    Zhou, H
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 837 - 843
  • [7] Improved Gate Delay Propagation in Static Timing Analysis
    Zhang Xuliang
    Bao Jingfu
    Sun Guoying
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 387 - 390
  • [8] Incremental Statistical Static Timing Analysis with Gate Timing Yield Emphasis
    Kim, Jin Wook
    Kim, Wook
    Park, Hyoun Soo
    Kim, Young Hwan
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1016 - 1019
  • [9] Modeling Multiple-Input Switching in Timing Analysis Using Machine Learning
    Ram, O. V. S. Shashank
    Saurabh, Sneh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (04) : 723 - 734
  • [10] Modeling crosstalk in statistical static timing analysis
    Gandikota, Ravikishore
    Blaauw, David
    Sylvester, Dennis
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 974 - 979