Configurable VLSI architecture for deblocking filter in H.264/AVC

被引:11
作者
Chen, Chung-Ming [1 ]
Chen, Chung-Ho [1 ,2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
[2] Natl Cheng Kung Univ, Inst Comp & Commun Engn, Tainan 701, Taiwan
关键词
deblocking filter; H.264/AVC; video coding;
D O I
10.1109/TVLSI.2008.2000516
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we study and analyze the computational complexity of the deblocking filter in H.264/AVC baseline decoder based on SimpleScalar/ARM simulator. The simulation result shows that the memory reference, content activity check operations, and filter operations are known to be very time consuming in the decoder of this new video coding standard. In order to improve overall system performance, we propose a configurable, extensible, and synthesizable window-based processing architecture which simultaneously processes the horizontal filtering of vertical edge and vertical filtering of horizontal edge. As a result, the memory performance of the proposed architecture is improved by four times when compared to previous designs. Moreover, the system performance of our window-based architecture significantly outperforms the previous designs from 7 times to 20 times.
引用
收藏
页码:1072 / 1082
页数:11
相关论文
共 50 条
[41]   A directional deblocking filter based on intra prediction for H.264/AVC [J].
Jeong, Jinwoo ;
Kim, Sungjei ;
Kim, Yong-Goo ;
Choi, Yungho ;
Choe, Yoonsik .
IEICE ELECTRONICS EXPRESS, 2009, 6 (12) :864-869
[42]   HLS and manual Design methodology for H.264/AVC Deblocking Filter [J].
Damak, Taheni ;
Ayadi, LellaAycha ;
Masmoudi, Nouri ;
Bilavarn, Sebastien .
2015 World Congress on Information Technology and Computer Applications (WCITCA), 2015,
[43]   Deeply pipelined DSP solution to deblocking filter for H.264/AVC [J].
Yang, Zhigang ;
Gao, Wen ;
Liu, Yan ;
Zhao, Debin .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (04) :1267-1274
[44]   A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications [J].
Chun-Lung Hsu ;
Yu-Sheng Huang .
Journal of Signal Processing Systems, 2008, 52 :211-229
[45]   A fast-deblocking boundary-strength based architecture design of deblocking filter in H.264/AVC applications [J].
Hsu, Chun-Lung ;
Huang, Yu-Sheng .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (03) :211-229
[46]   Hardware-and-Memory-Sharing Architecture of Deblocking Filter for VP8 and H.264/AVC [J].
Wu, Chung-Bin ;
Wang, Li-Hung ;
Chou, Yu-Lin .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2017, 63 (03) :216-224
[47]   H.264/AVC deblocking filter based on motion activity in video sequences [J].
Raja, Gulistan ;
Mirza, Muhammad Javed ;
Song, Tian .
IEICE ELECTRONICS EXPRESS, 2008, 5 (19) :809-814
[48]   A Dual-Mode Deblocking Filter Design for HEVC and H.264/AVC [J].
Li, Muchen ;
Zhou, Jinjia ;
Zhou, Dajiang ;
Peng, Xiao ;
Goto, Satoshi .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (06) :1366-1375
[49]   Simple and efficient deblocking algorithm for H.264/AVC decoder [J].
Choi, Jung-Ah ;
Ho, Yo-Sung .
PROCEEDINGS OF IWSSIP 2008: 15TH INTERNATIONAL CONFERENCE ON SYSTEMS, SIGNALS AND IMAGE PROCESSING, 2008, :433-436
[50]   Dual mode architecture for deblocking filtering in H.264/AVC video coding [J].
Bojnordi, Mahdi Nazm ;
Fatemi, Omid ;
Hashemi, Mahmoud Reza .
2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, :1745-+