Configurable VLSI architecture for deblocking filter in H.264/AVC

被引:11
作者
Chen, Chung-Ming [1 ]
Chen, Chung-Ho [1 ,2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
[2] Natl Cheng Kung Univ, Inst Comp & Commun Engn, Tainan 701, Taiwan
关键词
deblocking filter; H.264/AVC; video coding;
D O I
10.1109/TVLSI.2008.2000516
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we study and analyze the computational complexity of the deblocking filter in H.264/AVC baseline decoder based on SimpleScalar/ARM simulator. The simulation result shows that the memory reference, content activity check operations, and filter operations are known to be very time consuming in the decoder of this new video coding standard. In order to improve overall system performance, we propose a configurable, extensible, and synthesizable window-based processing architecture which simultaneously processes the horizontal filtering of vertical edge and vertical filtering of horizontal edge. As a result, the memory performance of the proposed architecture is improved by four times when compared to previous designs. Moreover, the system performance of our window-based architecture significantly outperforms the previous designs from 7 times to 20 times.
引用
收藏
页码:1072 / 1082
页数:11
相关论文
共 50 条
[31]   Fast deblocking filter with highly parallel and pipelined architecture for H.264/AVC decoder [J].
Meng, N. ;
Zhang, Q. H. .
IMAGING SCIENCE JOURNAL, 2011, 59 (05) :274-277
[32]   Hardware Architecture Design for High-performance H.264/AVC Deblocking Filter [J].
Zheng, Xiaodong ;
Zhu, Wei ;
Yu, Shaoyong ;
Wu, Jinpeng .
SENSORS AND MATERIALS, 2019, 31 (03) :905-922
[33]   An efficient VLSI architecture for edge filtering in H.264/AVC [J].
Chen, CM ;
Chen, CH .
PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, :118-122
[34]   A Two-Result-per-Cycle Deblocking Filter Architecture for QFHD H.264/AVC Decoder [J].
Lin, Yuan-Chun ;
Lin, Youn-Long .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (06) :838-843
[35]   High Efficient H.264/AVC Deblocking Filter Architecture for Real-time QFHD [J].
Tsai, Tsung-Han ;
Pan, Yu-Nan .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (04) :2248-2256
[36]   An efficient architecture of deblocking filter in H.264/AVC for real-time video processing [J].
Lim, YH ;
Min, KY ;
Chong, JW .
Proceedings ELMAR-2005, 2005, :45-48
[37]   A Memory Efficient Architecture of Deblocking Filter in H.264/AVC using Hybrid Processing Order [J].
Min, Kyeong-Yuk ;
Chong, Jong-Wha .
2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, :67-70
[38]   A Fast Architecture for H.264/AVC Deblocking Filter Using a Clock Cycles Saving Process [J].
Torabi, Mohammad ;
Vafaei, Abbas .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 69 (02) :189-196
[39]   A Fast Architecture for H.264/AVC Deblocking Filter Using a Clock Cycles Saving Process [J].
Mohammad Torabi ;
Abbas Vafaei .
Journal of Signal Processing Systems, 2012, 69 :189-196
[40]   An efficient arithmetic for deblocking filter of H.264/AVC video coding [J].
Zhang, Jiangxin ;
Chen, Xiaohong .
2008 4TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-31, 2008, :3367-3369