ARCHITECTURE DESIGN OF HIGH PERFORMANCE EMBEDDED COMPRESSION FOR HIGH DEFINITION VIDEO CODING

被引:15
作者
Chen, Wei-Yin [1 ]
Ding, Li-Fu [1 ]
Tsung, Pei-Kuei [1 ]
Chen, Liang-Gee [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, DSP IC Design Lab, Taipei 10764, Taiwan
来源
2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4 | 2008年
关键词
Motion Estimation; Video coding; Embedded Compression;
D O I
10.1109/ICME.2008.4607562
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
External memory bandwidth is an important issue in System-on-Chip (SoC) systems. Especially in high definition (HD) video coding, the bandwidth requirement of off-chip memory is critical in video processing. In recent researches, embedded compression shows high potential on off-chip memory bandwidth reduction. Works about embedded compression have been done for low power applications. However, there is no suitable efficient embedded compression with good rate-distortion performance for high throughput applications. In this paper, an algorithm and hardware architecture of high performance lossy embedded compression is proposed to ease the bus congestion problem while keeping the latency low. Using the proposed algorithm, not only the high throughput requirement of HD video encoder is met, but also the hardware cost is relatively low. From our simulation, about 70% memory bandwidth is reduced with only 0.1 dB PSNR degradation in 1080p HD video.
引用
收藏
页码:825 / 828
页数:4
相关论文
共 6 条
[1]  
CHENG CC, 2005, SIGN PROC SYST DES I, P532
[2]  
LEEE YJ, 2007, ISCAS 2007 IEEE INT, P1621
[3]  
OSORIO RR, 2006, P 9 EUROMICRO C DIG
[4]  
SONG T, 2007, IEICE ELECT EXPRESS
[5]  
Sun SM, 2006, 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, P1567
[6]   On the data reuse and memory bandwidth analysis for full-search block-matching VLSI architecture [J].
Tuan, JC ;
Chang, TS ;
Jen, CW .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2002, 12 (01) :61-72