A dual voltage-frequency VLSI chip for image watermarking in DCT domain

被引:41
作者
Mohanty, Saraju P. [1 ]
Ranganathan, Nagarajan
Balakrishnan, Karthikeyan
机构
[1] Univ N Texas, Dept Comp Sci & Engn, Denton, TX 76203 USA
[2] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
discrete cosine transformation (DCT); low power design; spread-spectrum communication; still digital camera;
D O I
10.1109/TCSII.2006.870216
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we present a new VLSI architecture that can insert invisible or visible watermarks in images in the discret cosine transform domain. The proposed architecture incorporates low-power techniques such as dual voltage, dual frequency, and clock gating to reduce the power consumption and exploits pipelining and parallelism extensively in order to achieve high performance. The supply voltage level and the operating frequency are chosen for each module so as to maintain the required bandwidth and throughput match among the different modules. A prototype VLSI chip was designed and verified using various Cadence and Synopsys tools based on TSMC 0.25-mu m technology with 1.4 M transistors and 0.3 mW of estimated dynamic power.
引用
收藏
页码:394 / 398
页数:5
相关论文
共 17 条
[1]  
[Anonymous], THESIS INDIAN I SCI
[2]  
[Anonymous], DESIGNERS GUIDE VHDL
[3]   Secure spread spectrum watermarking for multimedia [J].
Cox, IJ ;
Kilian, J ;
Leighton, FT ;
Shamoon, T .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 1997, 6 (12) :1673-1687
[4]   VLSI implementation of online digital watermarking technique with difference encoding for 8-bit gray scale images [J].
Garimella, A ;
Satyanarayana, MVV ;
Kumar, RS ;
Murugesh, PS ;
Niranjan, UC .
16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, :283-288
[5]   An effective design system for dynamically reconfigurable architectures [J].
Govindarajan, S ;
Ouaiss, I ;
Kaul, M ;
Srinivasan, V ;
Vemuri, R .
IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, :312-313
[6]  
Kaul M., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P616, DOI 10.1109/DAC.1999.782017
[7]   Hardware implementation perspectives of digital video watermarking algorithms [J].
Mathai, NJ ;
Kundur, D ;
Sheikholeslami, A .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2003, 51 (04) :925-938
[8]  
MILLER K, 1999, ASSEMBLY LANGUAGE IN
[9]  
Mintzer F, 1997, INTERNATIONAL CONFERENCE ON IMAGE PROCESSING - PROCEEDINGS, VOL III, P9, DOI 10.1109/ICIP.1997.631957
[10]   A VLSI architecture for watermarking in a secure still digital camera (S2DC) design [J].
Mohanty, SP ;
Ranganathan, N ;
Namballa, RK .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (07) :808-818