A Compact Low-Power Mitchell-Based Error Tolerant Multiplier

被引:0
作者
Sultan, Aly [1 ]
Hassan, Ali H. [2 ]
Mostafa, Hassan [2 ,3 ]
机构
[1] AUC, Dept Elect & Commun Engn, New Cairo 11835, Egypt
[2] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[3] Zewail City Sci & Technol, Nanotechnol & Nanoelect Program, Sheikh Zayed 12588, Egypt
来源
2018 NEW GENERATION OF CAS (NGCAS) | 2018年
关键词
approximate computing; approximate multiplier; low-power; truncation; error-tolerant; power-efficient;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption is a crucial design aspect in multimedia and machine learning applications. Approximate computing offers an energy-efficient approach for both power reduction and area optimization. In this paper, a hybrid approximation methodology based on error tolerant multipliers (ETMs) is introduced. The proposed design splits the approximation process into two parts: (1) approximating the most significant bits (MSBs) using approximate logarithms and (2) approximating the least significant bits (LSBs) using truncation. A prototype of the proposed multiplier is demonstrated with an image processing application (JPEG compression) using a Discrete Cosine Transform (DCT) where the power delay product (PDP) is improved by 1.9X. And the area utilization is reduced by 2.7X with only 20% reduction in the output image peak signal-to-noise ratio (PSNR).
引用
收藏
页码:130 / 133
页数:4
相关论文
共 16 条
[1]   DISCRETE COSINE TRANSFORM [J].
AHMED, N ;
NATARAJAN, T ;
RAO, KR .
IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (01) :90-93
[2]   An iterative logarithmic multiplier [J].
Babic, Z. ;
Avramovic, A. ;
Bulic, P. .
MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (01) :23-33
[3]   Low-Power Digital Signal Processing Using Approximate Adders [J].
Gupta, Vaibhav ;
Mohapatra, Debabrata ;
Raghunathan, Anand ;
Roy, Kaushik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) :124-137
[4]  
Han JM, 2013, IEEE INT C SYST BIOL, P1, DOI 10.1109/ISB.2013.6623783
[5]   A Comparative Evaluation of Approximate Multipliers [J].
Jiang, Honglan ;
Liu, Cong ;
Maheshwari, Naman ;
Lombardi, Fabrizio ;
Han, Jie .
PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, :191-196
[6]   Approximate Radix-8 Booth Multipliers for Low-Power and High-Performance Operation [J].
Jiang, Honglan ;
Han, Jie ;
Qiao, Fei ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (08) :2638-2644
[7]  
Kim MS, 2018, ASIA S PACIF DES AUT, P617, DOI 10.1109/ASPDAC.2018.8297391
[8]  
Kyaw K.Y., 2010, IEEE INT C EL DEV SO, P1, DOI 10.1109/EDSSC.2010.5713751
[9]   New Metrics for the Reliability of Approximate and Probabilistic Adders [J].
Liang, Jinghang ;
Han, Jie ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (09) :1760-1771
[10]   Bio-Inspired Imprecise Computational Blocks for Efficient VLSI Implementation of Soft-Computing Applications [J].
Mahdiani, H. R. ;
Ahmadi, A. ;
Fakhraie, S. M. ;
Lucas, C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (04) :850-862