A Wide Output Range, Mismatch Tolerant Sigma Delta DAC for Digital PLL in 90nm CMOS

被引:0
|
作者
Kamath, Anant S. [1 ]
Chattopadhyay, Biman [1 ]
机构
[1] Texas Instruments India Pvt Ltd, Bangalore, Karnataka, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A mismatch-tolerant current-mode Sigma Delta (Sigma Delta) Digital to Analog Converter (DAC) is presented here. The current mode DAC is designed such that the outputs of any two adjacent current elements can be progressively brought out for separate Sigma Delta operation. This increases the DAC range even as the Sigma Delta step size and range are kept small to minimize Sigma Delta switching noise. Mismatch between DAC current elements can result in Differential Non Linearity (DNL) at the DAC output. A novel scheme is proposed to mitigate this effect. It involves skewing the thresholds of the quantizer in the Sigma Delta modulator based on the DAC input, in order to control which DAC elements are used in generating a particular output current. The DAC, implemented as part of a Digital PLL in 90nm CMOS, yields a current range of up to 2mA and occupies an area of 0.035mm(2). It is shown that the proposed scheme attenuates mismatch effects by a factor of 16.
引用
收藏
页码:69 / 72
页数:4
相关论文
共 50 条
  • [31] 1V Supply 16-Bit Second Order Sigma-Delta Modulator in a 90nm CMOS Process
    Amistoso, Rochelle Marie F.
    Bautista, Michael Joe A.
    Delos Santos, Rafael Karlo D. P.
    Ortiz, Joana Rochelle R.
    Alarcon, Louis P.
    Ballesil-Alvarez, Anastacia
    Hizon, Richard E.
    TENCON 2012 - 2012 IEEE REGION 10 CONFERENCE: SUSTAINABLE DEVELOPMENT THROUGH HUMANITARIAN TECHNOLOGY, 2012,
  • [32] A 1.6mW 1.6ps-rms-Jitter 2.5GHz Digital PLL with 0.7-to-3.5GHz Frequency Range in 90nm CMOS
    Yin, Wenjing
    Inti, Rajesh
    Hanumolu, Pavan Kumar
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [33] Measurements and analysis of SER tolerant latch in a 90nm dual-Vt CMOS process
    Hazucha, P
    Karnik, T
    Walstra, S
    Bloechel, B
    Tschanz, J
    Maiz, J
    Soumyanath, K
    Dermer, G
    Narendra, S
    De, V
    Borkar, S
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 617 - 620
  • [34] A Switched-Transformer, 76% Tuning-Range VCO in 90nm CMOS
    Huo, Yiming
    Mattsson, Thomas
    Andreani, Pietro
    2010 ASIA-PACIFIC MICROWAVE CONFERENCE, 2010, : 1043 - 1046
  • [35] Wide Tuning Range Millimeter-Wave VCOs Based on Switchable Inductive Tuning Methodology in 90nm CMOS Technology
    Huang, Tzuen-Hsi
    You, Pen-Li
    Chiu, Chen-Hao
    Wu, Chen-Yu
    2014 44TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2014, : 576 - 579
  • [36] Real-time digital oscilloscope implementation in 90nm CMOS technology FPGA
    Mehmood, Nasir
    Ogniewski, Jens
    Ravinath, Vinodh
    World Academy of Science, Engineering and Technology, 2010, 71 : 531 - 534
  • [37] A Multi-Standard Digital Envelope Modulator for polar transmitters in 90nm CMOS
    van Zeijl, Paul T. M.
    Collados, Manel
    2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 373 - +
  • [38] Quad-Band Receiver for GSM/GPRS/EDGE in 90nm digital CMOS
    Duelger, Fikret
    Fang, Sher Jiun
    Mohieldin, Ahmed Nader
    Fontaine, Paul
    Bellaouar, Abdellatif
    Frechette, Michel
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3057 - +
  • [39] Design of a Wide Output Range and Reduced Current Mismatch Charge Pump PLL with Improved Performance
    Bhardwaj, Monika
    Pandey, Sujata
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 2644 - 2649
  • [40] A 10.4-ENOB 120MS/s SAR ADC with DAC Linearity Calibration in 90nm CMOS
    Zhu, Yan
    Chan, Chi-Hang
    Seng-Pan, U.
    Martins, R. P.
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 69 - 72