A Wide Output Range, Mismatch Tolerant Sigma Delta DAC for Digital PLL in 90nm CMOS

被引:0
|
作者
Kamath, Anant S. [1 ]
Chattopadhyay, Biman [1 ]
机构
[1] Texas Instruments India Pvt Ltd, Bangalore, Karnataka, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A mismatch-tolerant current-mode Sigma Delta (Sigma Delta) Digital to Analog Converter (DAC) is presented here. The current mode DAC is designed such that the outputs of any two adjacent current elements can be progressively brought out for separate Sigma Delta operation. This increases the DAC range even as the Sigma Delta step size and range are kept small to minimize Sigma Delta switching noise. Mismatch between DAC current elements can result in Differential Non Linearity (DNL) at the DAC output. A novel scheme is proposed to mitigate this effect. It involves skewing the thresholds of the quantizer in the Sigma Delta modulator based on the DAC input, in order to control which DAC elements are used in generating a particular output current. The DAC, implemented as part of a Digital PLL in 90nm CMOS, yields a current range of up to 2mA and occupies an area of 0.035mm(2). It is shown that the proposed scheme attenuates mismatch effects by a factor of 16.
引用
收藏
页码:69 / 72
页数:4
相关论文
共 50 条
  • [1] A V-band CMOS 90nm PLL
    Chung, Yun-Rong
    Yu, Yueh-Hua
    Lu, Yun-Chih
    Chen, Yi-Jan Emery
    2014 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2014, : 1259 - 1261
  • [2] Design of a Low Power PLL in 90nm CMOS Technology
    Patil, Prashant Thane
    Ingale, Vaishali
    2019 IEEE 5TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2019,
  • [3] A PVT tolerant 0.18MHz to 600MHz self-calibrated digital PLL in 90nm CMOS process
    Lin, JHC
    Haroun, B
    Foo, T
    Wang, JS
    Helmick, B
    Randall, S
    Mayhugh, T
    Barr, C
    Kirkpatrick, J
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 488 - 489
  • [4] Design and Analysis of Charge Pump for PLL at 90nm CMOS Technology
    Chandra, Ravi
    Anurag
    2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [5] Cascaded PLL design for a 90nm CMOS high performance microprocessor
    Wong, KL
    Fayneh, E
    Knoll, E
    Law, RH
    Lim, CH
    Parker, RJ
    Wang, F
    Zhao, C
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 422 - +
  • [6] A 90nm PVT Tolerant Current Mode Frequency Divider with Wide Locking Range
    Maiti, Madhusudan
    Chakrabartty, Shubhro
    Al-Shidaifat, AlaaDdin
    Song, Hanjung
    Bhattacharyya, Bidyut K.
    Majumder, Alak
    2020 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2020,
  • [7] A Compact Digital Amplitude Modulator in 90nm CMOS
    Chironi, V.
    Debaillie, B.
    Baschirotto, A.
    Craninckx, J.
    Ingels, M.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 702 - 705
  • [8] A PLL based 12GHz LO Generator with Digital Phase Control in 90nm CMOS
    Axholt, Andreas
    Sjoland, Henrik
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 289 - 292
  • [9] A 90nm CMOS Digital PLL Based on Vernier-Gated-Ring-Oscillator Time-to-Digital Converter
    Lu, Ping
    Wu, Ying
    Andreani, Pietro
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2593 - 2596
  • [10] A Self-Calibrated Binary Weighted DAC in 90nm CMOS Technology
    Arbet, Daniel
    Nagy, Gabriel
    Stopjakova, Viera
    Gyepes, Gabor
    2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 383 - 386