共 50 条
- [2] Design of a Low Power PLL in 90nm CMOS Technology 2019 IEEE 5TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2019,
- [3] A PVT tolerant 0.18MHz to 600MHz self-calibrated digital PLL in 90nm CMOS process 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 488 - 489
- [4] Design and Analysis of Charge Pump for PLL at 90nm CMOS Technology 2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
- [5] Cascaded PLL design for a 90nm CMOS high performance microprocessor 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 422 - +
- [6] A 90nm PVT Tolerant Current Mode Frequency Divider with Wide Locking Range 2020 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2020,
- [7] A Compact Digital Amplitude Modulator in 90nm CMOS 2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 702 - 705
- [8] A PLL based 12GHz LO Generator with Digital Phase Control in 90nm CMOS APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 289 - 292
- [9] A 90nm CMOS Digital PLL Based on Vernier-Gated-Ring-Oscillator Time-to-Digital Converter 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2593 - 2596
- [10] A Self-Calibrated Binary Weighted DAC in 90nm CMOS Technology 2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 383 - 386