A 2.4-GHz Frequency-Drift-Compensated Phase-Locked Loop With 2.43 ppm/°C Temperature Coefficient

被引:4
|
作者
Hsieh, Cheng-En [1 ]
Liu, Shen-Iuan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 10667, Taiwan
关键词
Analog-to-digital converter (ADC); frequency drift; frequency drift compensator (FDC); phase-locked loop (PLL); reference spur; CMOS;
D O I
10.1109/TVLSI.2018.2880477
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A frequency-drift-compensated phase-locked loop (PLL) with an LC voltage-controlled oscillator (VCO) is fabricated in TSMC 40-nm CMOS process. The proposed frequency drift compensator employs an analog-to-digital converter to monitor the control voltage of the PLL in background. The capacitor banks are adjusted to compensate for the frequency drift of the LC-VCO. The measured reference spur is -65.15 dBc. The measured best phase noise of this PLL is -108.32 and -130.26 dBc/Hz at the frequency offset of 1 and 10 MHz, respectively, among five chips. This chip occupies 0.223-mm(2) active area. The power dissipation of this PLL is 6.32 mW from a 0.9-V supply voltage. The average temperature coefficient is 2.43 ppm/degrees C from 20 degrees C to 100 degrees C.
引用
收藏
页码:501 / 510
页数:10
相关论文
共 50 条
  • [21] Feed-forward compensated high switching speed digital phase-locked loop frequency synthesizer
    Zhang, BY
    Allen, P
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 371 - 374
  • [22] Compact Heterogeneously Integrated Optical Phase-Locked Loop for 10 GHz to 40 GHz Optical Frequency Difference Locking
    Shen, Xiaochuan
    Costanzo, Robert
    Singaraju, Prerana
    Blalock, Travis N.
    Beling, Andreas
    Bowers, Steven M.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2024, 42 (08) : 2784 - 2791
  • [23] A fully-differential phase-locked loop frequency synthesizer for 60-GHz wireless communication
    况立雪
    池保勇
    陈磊
    贾雯
    王志华
    Journal of Semiconductors, 2014, (12) : 66 - 71
  • [24] A fully-differential phase-locked loop frequency synthesizer for 60-GHz wireless communication
    况立雪
    池保勇
    陈磊
    贾雯
    王志华
    Journal of Semiconductors, 2014, 35 (12) : 66 - 71
  • [25] A fully-differential phase-locked loop frequency synthesizer for 60-GHz wireless communication
    Kuang Lixue
    Chi Baoyong
    Chen Lei
    Jia Wen
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (12)
  • [26] An 8 GHz real-time temperature-compensated PLL with 20.8 ppm/°C temperature coefficient for SerDes applications
    Ding, Li
    Wu, Ke
    Jin, Jing
    Zhou, Jianjun
    MICROELECTRONICS JOURNAL, 2021, 117
  • [27] A 2.4-GHz monolithic fractional-N frequency synthesizer with robust phase-switching prescaler and loop capacitance multiplier
    Shu, KL
    Sánchez-Sinencio, E
    Silva-Martínez, J
    Embabi, SHK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (06) : 866 - 874
  • [28] Low power low phase noise phase locked loop frequency synthesizer with fast locking mode for 2.4 GHz applications
    Liu, Xiaodong
    Feng, Peng
    Liu, Liyuan
    Wu, Nanjian
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [29] Integer-N charge pump phase locked loop for 2.4 GHz application with a novel design of phase frequency detector
    Koithyar, Aravinda
    Ramesh, Telugu Kuppushetty
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (01) : 60 - 65
  • [30] A 2.4 GHz 0.1-Fref-Bandwidth All-Digital Phase-Locked Loop With Delay-Cell-Less TDC
    Song, Minyoung
    Jung, Inhwa
    Pamarti, Sudhakar
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (12) : 3145 - 3151