A 2.4-GHz Frequency-Drift-Compensated Phase-Locked Loop With 2.43 ppm/°C Temperature Coefficient

被引:4
|
作者
Hsieh, Cheng-En [1 ]
Liu, Shen-Iuan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 10667, Taiwan
关键词
Analog-to-digital converter (ADC); frequency drift; frequency drift compensator (FDC); phase-locked loop (PLL); reference spur; CMOS;
D O I
10.1109/TVLSI.2018.2880477
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A frequency-drift-compensated phase-locked loop (PLL) with an LC voltage-controlled oscillator (VCO) is fabricated in TSMC 40-nm CMOS process. The proposed frequency drift compensator employs an analog-to-digital converter to monitor the control voltage of the PLL in background. The capacitor banks are adjusted to compensate for the frequency drift of the LC-VCO. The measured reference spur is -65.15 dBc. The measured best phase noise of this PLL is -108.32 and -130.26 dBc/Hz at the frequency offset of 1 and 10 MHz, respectively, among five chips. This chip occupies 0.223-mm(2) active area. The power dissipation of this PLL is 6.32 mW from a 0.9-V supply voltage. The average temperature coefficient is 2.43 ppm/degrees C from 20 degrees C to 100 degrees C.
引用
收藏
页码:501 / 510
页数:10
相关论文
共 50 条
  • [1] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
  • [2] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
  • [3] A 2.4-GHz all-digital phase-locked loop with a pipeline-ΔΣ time-to-digital converter
    Wang, Zixuan
    Hu, Shanwen
    Cai, Zhikuang
    Zhou, Bo
    Ji, Xincun
    Wang, Rong
    Guo, Yufeng
    IEICE ELECTRONICS EXPRESS, 2017, 14 (06):
  • [4] Low-gain-wide-range 2.4-GHz Phase Locked Loop
    Rahajandraibe, W.
    Zaid, L.
    De Beaupre, V. Cheynet
    Roche, J.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 26 - 29
  • [5] A 2.4-GHz frequency synthesizer based on process and temperature compensated ring ILFD
    Rajagopal Vijayaraghavan
    Kai Zhu
    Syed K. Islam
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 163 - 173
  • [6] A 2.4-GHz frequency synthesizer based on process and temperature compensated ring ILFD
    Vijayaraghavan, Rajagopal
    Zhu, Kai
    Islam, Syed K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (01) : 163 - 173
  • [7] A 2.4-GHz Reference-Sampling Phase-Locked Loop That Simultaneously Achieves Low-Noise and Low-Spur Performance
    Sharma, Jahnavi
    Krishnaswamy, Harish
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (05) : 1407 - 1424
  • [8] 2.4-3.2 GHz robust self-injecting injection-locked phase-locked loop
    Yang, Jincheng
    Zhang, Zhao
    Qi, Nan
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [9] 2.4 GHz BIO-RADAR SYSTEM WITH IMPROVED PERFORMANCE BY USING PHASE-LOCKED LOOP
    Myoung, Seong-Sik
    Park, Jae-Hyung
    Yook, Jong-Gwan
    Jang, Byung-Jun
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (09) : 2074 - 2076
  • [10] An Ultra-Low-Power 2.4 GHz All-Digital Phase-Locked Loop With Injection-Locked Frequency Multiplier and Continuous Frequency Tracking
    Rehman, Muhammad Riaz Ur
    Hejazi, Arash
    Ali, Imran
    Asif, Muhammad
    Oh, Seongjin
    Kumar, Pervesh
    Pu, Younggun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Jung, Yeonjae
    Huh, Hyungki
    Kim, Seokkee
    Yoo, Joon-Mo
    Lee, Kang-Yoon
    IEEE ACCESS, 2021, 9 : 152984 - 152992