Glitch-Free NAND-Based Digitally Controlled Delay-Lines

被引:25
作者
De Caro, Davide [1 ]
机构
[1] Univ Naples Federico II, Dept Elect Engn, I-80125 Naples, Italy
关键词
All-digital delay-locked loop (ADDLL); all-digital phase-locked loop (ADPLL); delay-line; digitally controlled oscillator (DCO); flip-flops; sense amplifier; spread-spectrum clock generator (SSCG); LOCKED LOOP; FLIP-FLOP; CLOCK GENERATOR; RANGE; RADIO; DLL;
D O I
10.1109/TVLSI.2011.2181547
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The recently proposed NAND-based digitally controlled delay-lines (DCDL) present a glitching problem which may limit their employ in many applications. This paper presents a glitch-free NAND-based DCDL which overcame this limitation by opening the employ of NAND-based DCDLs in a wide range of applications. The proposed NAND-based DCDL maintains the same resolution and minimum delay of previously proposed NAND-based DCDL. The theoretical demonstration of the glitch-free operation of proposed DCDL is also derived in the paper. Following this analysis, three driving circuits for the delay control-bits are also proposed. Proposed DCDLs have been designed in a 90-nm CMOS technology and compared, in this technology, to the state-of-the-art. Simulation results show that novel circuits result in the lowest resolution, with a little worsening of the minimum delay with respect to the previously proposed DCDL with the lowest delay. Simulations also confirm the correctness of developed glitching model and sizing strategy. As example application, proposed DCDL is used to realize an All-digital spread-spectrum clock generator (SSCG). The employ of proposed DCDL in this circuit allows to reduce the peak-to-peak absolute output jitter of more than the 40% with respect to a SSCG using three-state inverter based DCDLs.
引用
收藏
页码:55 / 66
页数:12
相关论文
共 29 条
[1]  
[Anonymous], 2006, ALL DIGITAL FREQUENC
[2]  
Barbier J., 2010, U.S. Patent, Patent No. [2010/0244921, 20100244921]
[3]  
Bertolet A. R., 2000, U.S. Patent, Patent No. [6 025 744, 6025744]
[4]   A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications [J].
Chen, Pao-Lung ;
Chung, Ching-Che ;
Yang, Jyh-Neng ;
Lee, Chen-Yi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1275-1285
[5]   A portable digitally controlled oscillator using novel varactors [J].
Chen, PL ;
Chung, CC ;
Lee, CY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (05) :233-237
[6]  
Cheung D. Y., 2004, U.S. Patent, Patent No. [2004/0225976, 20040225976]
[7]   An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL [J].
Choi, Kwang-Hee ;
Shin, Jung-Bum ;
Sim, Jae-Yoon ;
Park, Hong-June .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) :2055-2063
[8]   An all-digital phase-locked loop for high-speed clock generation [J].
Chung, CC ;
Lee, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :347-351
[9]   All digital spread spectrum clock generator for EMI reduction [J].
Damphousse, Simon ;
Ouici, Khalid ;
Rizki, Ahmed ;
Mallinson, Martin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) :145-150
[10]   A 1.27 GHz, All-Digital Spread Spectrum Clock Generator/Synthesizer in 65 nm CMOS [J].
De Caro, Davide ;
Romani, Carlo Alberto ;
Petra, Nicola ;
Strollo, Antonio Giuseppe Maria ;
Parrella, Claudio .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) :1048-1060