A Reconfigurable Vernier Time-to-Digital Converter With 2-D Spiral Comparator Array and Second-Order ΔΣ Linearization

被引:35
作者
Wang, Hechen [1 ]
Dai, Fa Foster [1 ]
Wang, Hua [2 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Delta Sigma modulation; autocalibration; differential nonlinearity (DNL); digital phase-locked loop (DPLL); integral nonlinearity (INL); linearization; time-to-digital converter (TDC); Vernier TDC; N FREQUENCY-SYNTHESIZER; CMOS; PLL; TRANSMITTER; TDC;
D O I
10.1109/JSSC.2017.2788872
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an 8-bit 1.25-ps resolution reconfigurable Vernier time-to-digital converter (TDC) with a 2-D spiral comparator array and Delta Sigma modulators for linearization. The proposed spiral 2-D comparator array improves both linearity and detection range of the TDC. The quantization errors introduced by digitally tuning delay cells are minimized by using a 2nd-order AI modulator. The folding point errors commonly seen in 2-D comparator arrays are randomized by using a reconfigurable comparator array controlled by the output of a 2nd-order Delta Sigma modulator. The prototype TDC fabricated in a 45-nm silicon on insulator technology consumes 70- to 690-mu W power under a 1-V supply at 80-MHz conversion rate. The measured maximum differential nonlinearity/integral nonlinearity across its detectable range are 135/1.03 ps without the linearization techniques and 031/0.4 ps with the proposed linearization techniques, respectively.
引用
收藏
页码:738 / 749
页数:12
相关论文
共 46 条
  • [1] [Anonymous], 2015, IEEE INT SOL STAT CI
  • [2] [Anonymous], 2011, P 2011 S VLSI CIRC K
  • [3] Bohn Florian, 2008, 2008 IEEE Radio Frequency Integrated Circuits Symposium, P439, DOI 10.1109/RFIC.2008.4561472
  • [4] A 2.02-5.16 fJ/Conversion Step 10 Bit Hybrid Coarse-Fine SAR ADC With Time-Domain Quantizer in 90 nm CMOS
    Chen, Yan-Jiun
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (02) : 357 - 364
  • [5] CHI T, 2017, PROC IEEE CUST INT, V142, P1
  • [6] Chi TY, 2017, ISSCC DIG TECH PAP I, P304, DOI 10.1109/ISSCC.2017.7870382
  • [7] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [8] A 2.0-5.5 GHz Wide Bandwidth Ring-Based Digital Fractional-N PLL With Extended Range Multi-Modulus Divider
    Elkholy, Ahmed
    Saxena, Saurabh
    Nandwana, Romesh Kumar
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) : 1771 - 1784
  • [9] A 3.7 mW Low-Noise Wide-Bandwidth 4.5 GHz Digital Fractional-N PLL Using Time Amplifier-Based TDC
    Elkholy, Ahmed
    Anand, Tejasvi
    Choi, Woo-Seok
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 867 - 881
  • [10] A Noise-Shaping Time-to-Digital Converter Using Switched-Ring Oscillators-Analysis, Design, and Measurement Techniques
    Elshazly, Amr
    Rao, Sachin
    Young, Brian
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (05) : 1184 - 1197