A CMOS 10-Gb/s power-efficient 4-PAM transmitter

被引:41
作者
Farzan, K [1 ]
Johns, DA [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
CMOS; driver; high speed; power efficient; 4-PAM;
D O I
10.1109/JSSC.2003.822898
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel power-efficient architecture for a multilevel pulse amplitude modulation (PAM) transmitter is proposed. A data-look-ahead technique is used to pre-switch the current sources so that drive current is reduced when transmitting small voltage levels. This technique also eliminates the need for a pre-driver block, which also saves transmitter power. Based on this architecture, a 4-PAM transmitter is designed in 0.18-mum standard digital CMOS technology. The transmitter achieves 3.5 GS/s (7 Gb/s) with a 1.7-V supply and 5 GS/s (10 Gb/s) with a 2-V supply and it occupies an area of 0.16, mm(2). The output driver and the entire transmitter consume only 11.25 and 66 mW at 7 Gb/s (20 and 121 mW at 10 Gb/s), respectively, which are the lowest reported powers at this speed.
引用
收藏
页码:529 / 532
页数:4
相关论文
共 7 条
[1]  
Dally W.J., 1998, Digital System Engineering
[2]   A 0.3-μm CMOS 8-Gb/s 4-PAM serial link transceiver [J].
Farjad-Rad, R ;
Yang, CKK ;
Horowitz, MA ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) :757-764
[3]   A 0.4-μm CMOS 10-Gb/s 4-PAM pre-emphasis serial link transmitter [J].
Farjad-Rad, R ;
Yang, CKK ;
Horowitz, MA ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :580-585
[4]   A low-power 8-PAM serial transceiver in 0.5-μm digital CMOS [J].
Foley, DJ ;
Flynn, MP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) :310-316
[5]  
JANG SJ, 2001, ELECTRON LETT, V37, P845
[6]   1.6 Gb/s/pin 4-PAM signaling and circuits for a multi-drop bus [J].
Zerbe, JL ;
Chau, PS ;
Werner, CW ;
Thrush, TP ;
Perino, DV ;
Garlepp, BW ;
Donnelly, KS .
2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, :128-131
[7]  
ZERBE JL, 2001, IEEE INT SOL STAT CI, P66