A Simple Testing Structure for Analog Circuits

被引:0
|
作者
Ting, Hsin-Wen [1 ]
机构
[1] Natl Kaohsiung Univ Appl Sci, Dept Elect Engn, Kaohsiung 807, Taiwan
关键词
testing structure; analog circuit; switch-current (SI) circuit; self evaluation mode; built-in test mode; IN SELF-TEST; DESIGN;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a simple current-mode testing structure for analog circuit. The proposed structure is designed by the concept of the switch-current (SI) circuit. The proposed structure moderates the rigorous matching requirement and nonidealities induced by the conventional scan based testing structure. The proposed analog testing structure is divided into two operating modes that are self evaluation mode and built-in test mode. The loading phase and reading phase are both performed to complete the individual operating modes. As a result, the proposed testing structure itself can be evaluated in prior to the actual testing. This structure is digitally controlled and can be configured to accomplish a wider range of analog signal or verify more analog device under test (DUT). Simulation results also demonstrate the effectiveness of the proposed analog testing structure.
引用
收藏
页码:25 / 28
页数:4
相关论文
共 50 条
  • [1] A simple noise modeling based testing of CMOS analog integrated circuits
    Yellampalli, S
    Srivastava, A
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 276 - 283
  • [2] Implicit functional testing for analog circuits
    Pan, CY
    Cheng, KT
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 489 - 494
  • [3] Optimal testing of VLSI analog circuits
    Chao, CY
    Lin, HJ
    Milor, L
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (01) : 58 - 77
  • [4] ON TRENDS IN AUTOMATIC TESTING OF ANALOG CIRCUITS
    SOI, IM
    AGGARWAL, KK
    MICROELECTRONICS AND RELIABILITY, 1981, 21 (02): : 151 - 157
  • [5] Prototyping And Testing Of Analog Integrated Circuits
    Pann, Peter
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 173 - 177
  • [6] Multi-VDD testing for analog circuits
    de Gyvez, JP
    Gronthoud, G
    Amine, R
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (03): : 311 - 322
  • [7] Nonlinear decision boundaries for testing analog circuits
    Stratigopoulos, HGD
    Makris, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (11) : 1760 - 1773
  • [8] Model-Free Testing of Analog Circuits
    Heydarzadeh, M.
    Luo, H.
    Nourani, M.
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 102 - 106
  • [9] Testing analog circuits using spectral analysis
    Negreiros, M
    Carro, L
    Susin, AA
    MICROELECTRONICS JOURNAL, 2003, 34 (10) : 937 - 944
  • [10] Multi-VDD Testing for Analog Circuits
    José Pineda de Gyvez
    Guido Gronthoud
    Rachid Amine
    Journal of Electronic Testing, 2005, 21 : 311 - 322