Design and System-Level Simulation of a Novel On-Chip Test Based on Macromodels

被引:1
|
作者
Guan, Le [1 ]
Gao, JiaLi [2 ]
Chu, JinKui [1 ]
机构
[1] Dalian Univ Technol Precis & Nontradit Machining, Minist Educ, Key Lab, Dalian, Peoples R China
[2] Key Lab Micro Nano Technol & Syst Liaoning Prov, Dalian, Peoples R China
来源
MEMS/NEMS NANO TECHNOLOGY | 2011年 / 483卷
关键词
On-chip test; System-level simulation; Macromodels; Krylov subspace;
D O I
10.4028/www.scientific.net/KEM.483.38
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The methods of on-chip integrated testing have a wide application with the development of the study for MEMS materials properties measurement in microscale. A novel on-chip integrated micro-tensile testing system is designed through system-level simulation based on macromodels to measure the fracture strength and fatigue mechanical properties of polysilicon thin films. The structure of testing instrument consists of V-beam electrothermal actuator, differential capacitance sensor, supporting spring and specimen. The capacitance signal is sensed and controlled by a second sigma-delta modulator circuit. The analytic macromodel of polysilicon thin film specimen considering geometric nonlinearity and the numerical reduced-order model of V-beam electrothermal actuator based on Krylov subspace projection are created separately and described in the MAST hardware language. The mechanical structure dimension size and circuit components parameters are determined and optimized according to system-level simulation. The computing result has shown that the self-build macromodels and the on-chip integrated test system are efficient and reliable.
引用
收藏
页码:38 / +
页数:2
相关论文
共 50 条
  • [21] SIMULATION LIBRARIES FOR SYSTEM-LEVEL DESIGN
    RICHARDS, MA
    COMPUTER, 1995, 28 (02) : 76 - 77
  • [22] Custom Test Chip for System-level ESD Investigations
    Thomson, Nicholas
    Xiu, Yang
    Mertens, Robert
    Keel, Min-Sun
    Rosenbaum, Elyse
    2014 36TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2014,
  • [23] Failure of on-chip power-fall ESD clamp circuits during system-level ESD test
    Yen, Cheng-Cheng
    Ker, Ming-Dou
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 598 - +
  • [24] Analog and RF circuit macromodels for system-level analysis
    Li, X
    Li, P
    Xu, Y
    Pileggi, LT
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 478 - 483
  • [25] SCR-based transient detection circuit for on-chip protection design against system-level electrical transient disturbance
    Ker, Ming-Dou
    Lin, Wan-Yen
    Yen, Cheng-Cheng
    MICROELECTRONICS RELIABILITY, 2014, 54 (01) : 71 - 78
  • [26] Design and integration: Chip- and system-level challenges
    Bose, P
    IEEE MICRO, 2003, 23 (03) : 5 - 5
  • [27] System-Level Counterfeit Detection Using On-Chip Ring Oscillator Array
    Wang, Xiaoxiao
    Han, Yueying
    Tehranipoor, Mark
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (12) : 2884 - 2896
  • [28] Preprogrammed, Parallel On-Chip Immunoassay Using System-Level Capillarity Control
    Kim, Sung-Jin
    Paczesny, Sophie
    Takayama, Shuichi
    Kurabayashi, Katsuo
    ANALYTICAL CHEMISTRY, 2013, 85 (14) : 6902 - 6907
  • [29] On-Chip Thermal Profiling to Detect Malicious Activity: System-Level Concepts and Design of Key Building Blocks
    Yan, Mengting
    Wei, Haoran
    Onabajo, Marvin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (03) : 530 - 543
  • [30] System-level co-design methodology based on platform design flow for system-on-chip
    Wen, Quan
    7TH INTERNATIONAL CONFERENCE ON COMPUTER-AIDED INDUSTRIAL DESIGN & CONCEPTUAL DESIGN, 2006, : 246 - 249