A Novel Low-Complexity and Energy-Efficient Ternary Full Adder in Nanoelectronics

被引:15
作者
Hosseini, Seied Ali [1 ]
Etezadi, Sajjad [2 ]
机构
[1] Islamic Azad Univ, Yadegar E Imam Khomeini RAH Shahre Rey Branch, Coll Elect Engn, Dept Elect, Tehran, Iran
[2] Islamic Azad Univ, Coll Elect Engn, Dept Elect, Bandar Abbas Branch, Bandar Abbas, Iran
关键词
Multi-valued logic; Ternary logic; Successor; Predecessor; Ternary full adder; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; HIGH-PERFORMANCE; NOISE MARGIN; DEVICE MODEL; CIRCUITS; VOLTAGE; GATES;
D O I
10.1007/s00034-020-01519-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Using multi-valued logic can lead to reducing the interconnections in the chip. Reducing the interconnection, in turn, leads to decreasing the chip area and interconnections power dissipation. The design of the multi-valued logic circuits should be performed with the minimum complexity to fulfill the multi-valued logic aim. In the recent years, much research has been focused on the design of multi-valued logics in nanoelectronics due to the high capability of nanoelectronics to design them. In this paper, first, a novel single-supply ternary successor and predecessor are designed based on the multi-threshold voltage in CNFET, which is more energy efficient than those in the previous works. Then, these are used to design the ternary full adder. To reduce the number of transistors in the proposed full adder, the structure of this full adder is designed so that only one successor and predecessor are used and some common portions can be used in the sum and carry generator, and this is shown by equations. The number of transistors in the proposed single-supply full adder is reduced from 132 in the best previous single-supply full adder to54. Also, to enhance the PDP, the successor and predecessor are used in the quad-state mode ('0', '1', '2' and 'z': high impedance), where in the 'z' mode, the direct current path is cut off. The circuits are simulated by the HSPICE software, using the Stanford 32 nm CNTFET library. The simulation results confirm the correct operation of the proposed circuit and PDP improvement in the proposed ternary full adder, which is about 81.12%, as compared to the best single supply reported in the previous works.
引用
收藏
页码:1314 / 1332
页数:19
相关论文
共 50 条
  • [31] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Asadi, Mohammad-Ali
    Mosleh, Mohammad
    Haghparast, Majid
    QUANTUM INFORMATION PROCESSING, 2020, 19 (07)
  • [32] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Mohammad-Ali Asadi
    Mohammad Mosleh
    Majid Haghparast
    Quantum Information Processing, 2020, 19
  • [33] Enabling Energy-Efficient Ternary Logic Gates using CNFETs
    Tabrizchi, Sepehr
    Sharifi, Fazel
    Badawy, Abdel-Hameed
    Saifullah, Z. M.
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 542 - 547
  • [34] Design and implementation of a low power ternary full adder
    Srivastava, A
    Venkatapathy, K
    VLSI DESIGN, 1996, 4 (01) : 75 - 81
  • [35] A Novel Design of Ternary Full Adder Using CNTFETs
    Sneh Lata Murotiya
    Anu Gupta
    Arabian Journal for Science and Engineering, 2014, 39 : 7839 - 7846
  • [36] Energy-Efficient Design of Hybrid MTJ/CMOS and MTJ/Nanoelectronics Circuits
    Thapliyal, Himanshu
    Sharifi, Fazel
    Kumar, S. Dinesh
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (07)
  • [37] CNFET-based approximate ternary adders for energy-efficient image processing applications
    Panahi, Atiyeh
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 454 - 465
  • [38] CNFET-Based Design of Energy-Efficient Symmetric Three-Input XOR and Full Adder Circuits
    Mehrabi, Shima
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2013, 38 (12) : 3367 - 3382
  • [39] A Novel CNTFET-based Ternary Full Adder
    Peiman Keshavarzian
    Rahil Sarikhani
    Circuits, Systems, and Signal Processing, 2014, 33 : 665 - 679
  • [40] An Efficient Ultra-Low-Power and Superior Performance Design of Ternary Half Adder Using CNFET and Gate-Overlap TFET Devices
    Vidhyadharan, Sanjay
    Dan, Surya Shankar
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 : 365 - 376