Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit

被引:124
作者
Bhattacharyya, Partha [1 ]
Kundu, Bijoy [1 ]
Ghosh, Sovan [1 ]
Kumar, Vinay [2 ]
Dandapat, Anup [2 ]
机构
[1] Indian Inst Engn Sci & Technol, Dept Elect & Telecommun Engn, Howrah 711103, India
[2] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Shillong 793012, Meghalaya, India
关键词
Carry propagation adder; high speed; hybrid design; low power; CMOS; DESIGN; LOGIC; XOR;
D O I
10.1109/TVLSI.2014.2357057
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a hybrid 1-bit full adder design employing both complementary metal-oxide-semiconductor (CMOS) logic and transmission gate logic is reported. The design was first implemented for 1 bit and then extended for 32 bit also. The circuit was implemented using Cadence Virtuoso tools in 180-and 90-nm technology. Performance parameters such as power, delay, and layout area were compared with the existing designs such as complementary pass-transistor logic, transmission gate adder, transmission function adder, hybrid pass-logic with static CMOS output drive full adder, and so on. For 1.8-V supply at 180-nm technology, the average power consumption (4.1563 mu W) was found to be extremely low with moderately low delay (224 ps) resulting from the deliberate incorporation of very weak CMOS inverters coupled with strong transmission gates. Corresponding values of the same were 1.17664 mu W and 91.3 ps at 90-nm technology operating at 1.2-V supply voltage. The design was further extended for implementing 32-bit full adder also, and was found to be working efficiently with only 5.578-ns (2.45-ns) delay and 112.79-mu W (53.36-mu W) power at 180-nm (90-nm) technology for 1.8-V (1.2-V) supply voltage. In comparison with the existing full adder designs, the present implementation was found to offer significant improvement in terms of power and speed.
引用
收藏
页码:2001 / 2008
页数:8
相关论文
共 25 条
[1]   CMOS Full-Adders for Energy-Efficient Arithmetic Applications [J].
Aguirre-Hernandez, Mariano ;
Linares-Aranda, Monico .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) :718-721
[2]   Mixed Full Adder topologies for high-performance low-power arithmetic circuits [J].
Alioto, M. ;
Di Cataldo, G. ;
Palumbob, G. .
MICROELECTRONICS JOURNAL, 2007, 38 (01) :130-139
[3]  
[Anonymous], 2011, P NIRMA U INT C ENG, DOI DOI 10.1109/NUICONE.2011.6153275
[4]  
[Anonymous], 2003, Digital integrated circuits: A design perspective
[5]  
[Anonymous], 2007, P IEEE C DESIGN DIAG
[6]  
Aranda Monico Linares, 2010, 2010 7th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE 2010) (Formerly known as ICEEE), P546, DOI 10.1109/ICEEE.2010.5608566
[7]  
Bui HT, 2002, IEEE T CIRCUITS-II, V49, P25, DOI 10.1109/82.996055
[8]   A review of 0.18-μm full adder performances for tree structured arithmetic circuits [J].
Chang, CH ;
Gu, JM ;
Zhang, MY .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :686-695
[9]   Novel design methodology for high-performance XOR-XNOR circuit design [J].
Goel, S ;
Elgamel, MA ;
Bayoumi, MA .
16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, :71-76
[10]   Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style [J].
Goel, Sumeer ;
Kumar, Ashok ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) :1309-1321