A 1-μW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications

被引:109
作者
Huang, Guan-Ying [1 ]
Chang, Soon-Jyh [1 ]
Liu, Chun-Cheng [1 ]
Lin, Ying-Zu [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Bypass window SAR ADC; incomplete settling tolerance; low power ADC; SAR ADC; successive approximation analog-to-digital converter; ARRAY; CMOS;
D O I
10.1109/JSSC.2012.2217635
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) for biomedical applications. To reduce energy consumption, a bypass window technique is used to select switching sequences to skip several conversion steps when the signal is within a predefined small window. The power consumptions of the capacitive digital-to-analog converter (DAC), latch comparator, and digital control circuit of the proposed ADC are lower than those of a conventional SAR ADC. The proposed bypass window tolerates the DAC settling error and comparator voltage offset in the first four phases and suppresses the peak DNL and INL values. A proof-of-concept prototype was fabricated in 0.18-mu m 1P6M CMOS technology. At a 0.6-V supply voltage and a 200-kS/s sampling rate, the ADC achieves a signal-to-noise and distortion ratio of 57.97 dB and consumes 1.04 mu W, resulting in a figure of merit of 8.03 fJ/conversion-step. The ADC core occupies an active area of only 0.082 mm(2).
引用
收藏
页码:2783 / 2795
页数:13
相关论文
共 24 条
  • [1] A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter
    Abo, AM
    Gray, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 599 - 606
  • [2] [Anonymous], ISSCC
  • [3] [Anonymous], P ESSCIRC ESSCIRC
  • [4] Bonfanti A., 2010, Proceedings of the 36th European Solid State Circuits Conference (ESSCIRC 2010), P330, DOI 10.1109/ESSCIRC.2010.5619710
  • [5] Chen S., 2006, IEEE INT SOLID STATE, V49, P574
  • [6] Chien-Hung Kuo, 2011, 37th European Solid State Circuits Conference (ESSCIRC 2011), P475, DOI 10.1109/ESSCIRC.2011.6045010
  • [7] Cho S. H., 2011, IEEE J SOLID-ST CIRC, V46, P1
  • [8] Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970
  • [9] 500-MS/s 5-bit ADC in 65-nm CMOS with split capacitor array DAC
    Ginsburg, Brian P.
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 739 - 747
  • [10] An Over-60 dB True Rail-to-Rail Performance Using Correlated Level Shifting and an Opamp With Only 30 dB Loop Gain
    Gregoire, B. Robert
    Moon, Un-Ku
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2620 - 2630