Parasitic-aware design and optimization of a CMOS RF power amplifier

被引:23
作者
Choi, K [1 ]
Allstot, DJ [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
基金
美国国家科学基金会;
关键词
power amplifiers (PAs); radio frequency (RF) amplifiers; UHF amplifiers;
D O I
10.1109/TCSI.2005.854608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Implementation of fully integrated CMOS RF power amplifiers is a challenge owing to the low breakdown voltage of aggressively scaled CMOS transistors and parasitic effects associated with on-chip passive components. To address this problem, a parasitic-aware design and optimization paradigm and novel power amplifier circuit design techniques are proposed. The parasitic-aware synthesis described herein employs a simulated annealing algorithm that includes an adaptive tunneling mechanism and post-optimization sensitivity analysis (i.e., design centering) with respect to process, voltage, and temperature variations. Several design techniques are introduced including a self-biased power-amplifier configuration and a digitally controlled conduction angle topology. The techniques are validated via the design of a fully differential nonlinear three-stage 900-MHz GSM power amplifier integrated in 2 mm(2) in 250-nm CMOS that outputs 2 W (1.5 W) with 30% (43%) drain efficiency from a single 3.0-V (2.5-V) power supply.
引用
收藏
页码:16 / 25
页数:10
相关论文
共 13 条
[1]  
Allstot DJ, 2002, 2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, P1243, DOI 10.1109/ICCCAS.2002.1179008
[2]  
ALLSTOT DJ, 2003, PARASITIC AWARE RF I
[3]  
Choi K, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, P269
[4]   Parasitic-aware design and optimisation of RF power amplifiers [J].
Choi, K ;
Allstot, DJ .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2002, 149 (5-6) :369-375
[5]   Parasitic-aware design and optimization of CMOS RF integrated circuits [J].
Gupta, R ;
Allstot, DJ .
1998 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, 1998, :325-328
[6]  
GUPTA R, 1998, IEEE MTT S INT MICR, P1867
[7]   Parasitic-aware design and optimization of a fully integrated CMOS wideband amplifier [J].
Park, J ;
Choi, K ;
Allstot, DJ .
ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, :904-907
[8]   IDEALIZED OPERATION OF CLASS-E TUNED POWER-AMPLIFIER [J].
RAAB, FH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1977, 24 (12) :725-735
[9]  
RAICU D, 1998, IEEE MTT S INT MICR, P801
[10]   SIMULATED ANNEALING ALGORITHMS - AN OVERVIEW [J].
RUTENBAR, RA .
IEEE CIRCUITS & DEVICES, 1989, 5 (01) :19-26