A charge-based continuous model for submicron graded-channel nMOSFET for analog circuit simulation

被引:6
作者
de Souza, M
Pavanello, MA
Iñíguez, B
Flandre, D
机构
[1] Univ Sao Paulo, Lab Sistemas Integraveis, BR-05508900 Sao Paulo, Brazil
[2] Ctr Univ FEI, Dept Elect Engn, BR-09850901 Sao Bernardo Do Campo, Brazil
[3] Univ Rovira & Virgili, Escola Tecn Super Engn, Tarragona, Spain
[4] Catholic Univ Louvain, Microelect Lab, B-1348 Louvain, Belgium
关键词
graded-channel SOI MOSFET; device modeling; analog simulation; continuous model;
D O I
10.1016/j.sse.2005.08.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a continuous analytical model for analog simulation of submicron asymmetrically doped silicon-on-insulator (Sol) nMOSFET using the graded-channel (GC) architecture, valid from weak to strong inversion regimes, is proposed. Analytical models accounting for mobility degradation due to the vertical field, channel length modulation, drain induced barrier lowering and velocity saturation effects have been included in the model formulation. Also the action of parasitic bipolar transistor intrinsic to the SOI MOSFET has been considered. The proposed model considers the highly doped part of the GC transistor acting as a'main' transistor, whose drain voltage is modulated by the remaining part of the channel. Experimental results and two-dimensional simulated data were used to test the model, by comparing the drain current and some important characteristics for analog circuit design, such as the transconductance over the drain current ratio and output conductance, achieving a good agreement in both cases. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1683 / 1692
页数:10
相关论文
共 28 条
[1]   ANALYSIS AND CONTROL OF FLOATING-BODY BIPOLAR EFFECTS IN FULLY DEPLETED SUBMICROMETER SOI MOSFETS [J].
CHOI, JY ;
FOSSUM, JG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (06) :1384-1391
[2]  
Colinge J.P., 2004, SILICON ON INSULATOR
[3]   COMPARISON OF SOI VERSUS BULK PERFORMANCE OF CMOS MICROPOWER SINGLE-STAGE OTAS [J].
FLANDRE, D ;
EGGERMONT, JP ;
DECEUSTER, D ;
JESPERS, P .
ELECTRONICS LETTERS, 1994, 30 (23) :1933-1934
[4]   A physically-based C-infinity-continuous fully-depleted SOI MOSFET model for analog applications [J].
Iniguez, B ;
Ferreira, LF ;
Gentinne, B ;
Flandre, D .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (04) :568-575
[5]   Influence of device engineering on the analog and RF performances of SOI MOSFETs [J].
Kilchytska, V ;
Nève, A ;
Vancaillie, L ;
Levacq, D ;
Adriaensen, A ;
van Meer, H ;
De Meyer, K ;
Raynaud, C ;
Dehan, M ;
Raskin, JP ;
Flandre, D .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (03) :577-588
[6]   Laterally asymmetric channel engineering in fully depleted double gate SOI MOSFETs for high performance analog applications [J].
Kranti, A ;
Chung, TM ;
Flandre, D ;
Raskin, JP .
SOLID-STATE ELECTRONICS, 2004, 48 (06) :947-959
[7]   A new model of gate capacitance as a simple tool to extract MOS parameters [J].
Larcher, L ;
Pavan, P ;
Pellizzer, F ;
Ghidini, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (05) :935-945
[8]  
LEE K, 1993, SEMICONDUCTOR DEVICE
[9]   Closed-form analytical drain current model considering energy transport and self-heating for short-channel fully-depleted SOINMOS devices with lightly-doped drain structure biased in strong inversion [J].
Lin, SC ;
Kuo, JB .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (12) :2193-2203
[10]   Study of the effects of a stepped doping profile in short-channel MOSFET's [J].
LopezVillanueva, JA ;
Gamiz, F ;
Roldan, JB ;
Ghailan, Y ;
Carceller, JE ;
Cartujo, P .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (09) :1425-1431