Fault-tolerant programmable logic array for nanoelectronics

被引:6
作者
Flak, Jacek [1 ]
Laiho, Mika [2 ]
机构
[1] VTT, VTT Tech Res Ctr Finland, FIN-02044 Espoo, Finland
[2] Univ Turku, Microelect Lab, FIN-20520 Turku, Finland
基金
芬兰科学院;
关键词
nanoelectronics; programmable logic array; fault tolerance; hybrid circuits; single-electron devices; ARCHITECTURE; CIRCUITS; DEVICES; DESIGN;
D O I
10.1002/cta.1795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture for a nanoelectronic logic system in which a regular array of logic gates with programmable interconnections is accompanied by a data transmitter and receiver as well as program registers and a controller. Binary programmable interconnections assure system versatility by providing the means of computing different logic operations. They also allow setting the redundancy level via the number of columns clustered to compute a certain function. A system operation is explained and visualized with a number of examples. The embedded scheme of fault tolerance can effectively mitigate permanent, as well as transient, faults. Some implementation and performance aspects are approached through simulations of single-electron tunneling structures. However, the proposed architectural concept is generic and can be applied to systems implemented with alternative nanotechnologies. Copyright (c) 2012 John Wiley & Sons, Ltd.
引用
收藏
页码:1233 / 1247
页数:15
相关论文
共 50 条
  • [41] Realizability of Fault-Tolerant Graphs
    Yanmei Hong
    Bulletin of the Malaysian Mathematical Sciences Society, 2016, 39 : 619 - 631
  • [42] Fault-tolerant authentication services
    Department of Computer Science, University of Western Ontario, London, Ont. N6A5B8, Canada
    Int J Comput Appl, 2007, 2 (107-114): : 107 - 114
  • [43] Fault-tolerant PACS server
    Cao, F
    Liu, BJ
    Huang, HK
    Zhou, MZ
    Zhang, J
    Zhang, X
    Mogel, G
    MEDICAL IMAGING 2002: PACS AND INTEGRATED MEDICAL INFORMATION SYSTEMS: DESIGN AND EVALUATION, 2002, 4685 : 316 - 325
  • [44] An efficient fault-tolerant arithmetic logic unit using a novel fault-tolerant 5-input majority gate in quantum-dot cellular automata
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Heikalabad, Saeed Rasouli
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 82
  • [45] Fault-Tolerant Systolic Array Based Accelerators for Deep Neural Network Execution
    Zhang, Jeff
    Basu, Kanad
    Garg, Siddharth
    IEEE DESIGN & TEST, 2019, 36 (05) : 44 - 53
  • [46] Color Fault-Tolerant Spanners
    Petruschka, Asaf
    Sapir, Shay
    Tzalik, Elad
    15TH INNOVATIONS IN THEORETICAL COMPUTER SCIENCE CONFERENCE, ITCS 2024, 2024,
  • [47] Fault-Tolerant Aggregate Signatures
    Hartung, Gunnar
    Kaidel, Bjoern
    Koch, Alexander
    Koch, Jessica
    Rupp, Andy
    PUBLIC-KEY CRYPTOGRAPHY - PKC 2016, PT I, 2016, 9614 : 331 - 356
  • [48] Fault-Tolerant Architecture for AUVs
    Baraniuk, Tui
    Simoni, Roberto
    Weihmann, Lucas
    2018 IEEE/OES AUTONOMOUS UNDERWATER VEHICLE WORKSHOP (AUV), 2018,
  • [49] A FAULT-TOLERANT MULTITRANSPUTER ARCHITECTURE
    KUMAR, RK
    SINHA, SK
    PATNAIK, LM
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (02) : 75 - 81
  • [50] Realizability of Fault-Tolerant Graphs
    Hong, Yanmei
    BULLETIN OF THE MALAYSIAN MATHEMATICAL SCIENCES SOCIETY, 2016, 39 (02) : 619 - 631