Fault-tolerant programmable logic array for nanoelectronics

被引:6
作者
Flak, Jacek [1 ]
Laiho, Mika [2 ]
机构
[1] VTT, VTT Tech Res Ctr Finland, FIN-02044 Espoo, Finland
[2] Univ Turku, Microelect Lab, FIN-20520 Turku, Finland
基金
芬兰科学院;
关键词
nanoelectronics; programmable logic array; fault tolerance; hybrid circuits; single-electron devices; ARCHITECTURE; CIRCUITS; DEVICES; DESIGN;
D O I
10.1002/cta.1795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture for a nanoelectronic logic system in which a regular array of logic gates with programmable interconnections is accompanied by a data transmitter and receiver as well as program registers and a controller. Binary programmable interconnections assure system versatility by providing the means of computing different logic operations. They also allow setting the redundancy level via the number of columns clustered to compute a certain function. A system operation is explained and visualized with a number of examples. The embedded scheme of fault tolerance can effectively mitigate permanent, as well as transient, faults. Some implementation and performance aspects are approached through simulations of single-electron tunneling structures. However, the proposed architectural concept is generic and can be applied to systems implemented with alternative nanotechnologies. Copyright (c) 2012 John Wiley & Sons, Ltd.
引用
收藏
页码:1233 / 1247
页数:15
相关论文
共 50 条
  • [31] Active Fault-Tolerant Strategy for Flight Vehicles: Transfer Learning-Based Fault Diagnosis and Fixed-Time Fault-Tolerant Control
    Zhao, Jiaxin
    Lu, Pingli
    Du, Changkun
    Cao, Fangfei
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2024, 60 (01) : 1047 - 1059
  • [32] A Novel Design Reversible logic based Configurable Fault-Tolerant Embryonic Hardware
    Khalil, Kasem
    Dey, Bappaditya
    Sherazi, Yasser
    Kumar, Ashok
    Bayoumi, Magdy
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [33] Approximate Fault-Tolerant Neural Network Systems
    Traiola, Marcello
    Pappalardo, Salvatore
    Piri, Ali
    Ruospo, Annachiara
    Deveautour, Bastien
    Sanchez, Ernesto
    Bosio, Alberto
    Saeedi, Sepide
    Carpegna, Alessio
    Gogebakan, Aml Bayram
    Magliano, Enrico
    Savino, Alessandro
    IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024, 2024,
  • [34] Fault-Tolerant SRM Drives-A Review
    Ali, Nasir
    Narimani, Mehdi
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (08) : 10261 - 10275
  • [35] Fault-Tolerant Procedures for Redundant Computer Systems
    Samet, Refik
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 2009, 25 (01) : 41 - 68
  • [36] Fault-tolerant traction control of electric vehicles
    Hu, Jia-Sheng
    Yin, Dejun
    Hori, Yoichi
    CONTROL ENGINEERING PRACTICE, 2011, 19 (02) : 204 - 213
  • [37] CLOSURE AND CONVERGENCE - A FOUNDATION OF FAULT-TOLERANT COMPUTING
    ARORA, A
    GOUDA, M
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1993, 19 (11) : 1015 - 1027
  • [38] A fault-tolerant strategy for virtualized HPC clusters
    Walters, John Paul
    Chaudhary, Vipin
    JOURNAL OF SUPERCOMPUTING, 2009, 50 (03) : 209 - 239
  • [39] QCA-based fault-tolerant XOR Gate for reliable computing with high thermal stability
    Naz, Syed Farah
    Shah, Ambika Prasad
    Ahmed, Suhaib
    PHYSICA SCRIPTA, 2024, 99 (06)
  • [40] Design of a practical fault-tolerant adder in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    MICROELECTRONICS JOURNAL, 2016, 53 : 90 - 104