Fault-tolerant programmable logic array for nanoelectronics

被引:6
|
作者
Flak, Jacek [1 ]
Laiho, Mika [2 ]
机构
[1] VTT, VTT Tech Res Ctr Finland, FIN-02044 Espoo, Finland
[2] Univ Turku, Microelect Lab, FIN-20520 Turku, Finland
基金
芬兰科学院;
关键词
nanoelectronics; programmable logic array; fault tolerance; hybrid circuits; single-electron devices; ARCHITECTURE; CIRCUITS; DEVICES; DESIGN;
D O I
10.1002/cta.1795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture for a nanoelectronic logic system in which a regular array of logic gates with programmable interconnections is accompanied by a data transmitter and receiver as well as program registers and a controller. Binary programmable interconnections assure system versatility by providing the means of computing different logic operations. They also allow setting the redundancy level via the number of columns clustered to compute a certain function. A system operation is explained and visualized with a number of examples. The embedded scheme of fault tolerance can effectively mitigate permanent, as well as transient, faults. Some implementation and performance aspects are approached through simulations of single-electron tunneling structures. However, the proposed architectural concept is generic and can be applied to systems implemented with alternative nanotechnologies. Copyright (c) 2012 John Wiley & Sons, Ltd.
引用
收藏
页码:1233 / 1247
页数:15
相关论文
共 50 条
  • [21] Fault-Tolerant Swarms
    Perez, Ivan
    Goodloe, Alwyn
    Edmonson, William
    2019 IEEE INTERNATIONAL CONFERENCE ON SPACE MISSION CHALLENGES FOR INFORMATION TECHNOLOGY (SMC-IT 2019), 2019, : 47 - 54
  • [22] Development of fault-tolerant MLI topology
    Jalhotra, Manik
    Kumar, Lalit
    Gautam, Shivam Prakash
    Gupta, Shubhrata
    IET POWER ELECTRONICS, 2018, 11 (08) : 1416 - 1424
  • [23] dCTL: A Branching Time Temporal Logic for Fault-Tolerant System Verification
    Castro, Pablo F.
    Kilmurray, Cecilia
    Acosta, Araceli
    Aguirre, Nazareno
    SOFTWARE ENGINEERING AND FORMAL METHODS, 2011, 7041 : 106 - +
  • [24] Reconfigurable Fault-Tolerant Multielectrode Array for Dependable Monitoring of the Human Brain
    Acharya, Ipsita
    Joshi, Bharat
    Lanning, Bruce
    Zaveri, Hitten
    2011 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2011, : 652 - 655
  • [25] A FAULT-TOLERANT ARRAY PROCESSOR DESIGNED FOR TESTABILITY AND SELF-RECONFIGURATION
    JAIN, A
    MANDAVA, B
    RAJSKI, J
    RUMIN, NC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (05) : 778 - 788
  • [26] Highly Fault-Tolerant Systolic-Array-Based Matrix Multiplication
    Lu, Hsin-Chen
    Su, Liang-Ying
    Huang, Shih-Hsu
    ELECTRONICS, 2024, 13 (09)
  • [27] Mapping matrix multiplication algorithm onto fault-tolerant systolic array
    Stojanovic, NM
    Milovanovic, EI
    Stojmenovic, I
    Milovanovic, IZ
    Tokic, TI
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2004, 48 (1-2) : 275 - 289
  • [28] Reconciling fault-tolerant distributed computing and systems-on-chip
    Fuegger, Matthias
    Schmid, Ulrich
    DISTRIBUTED COMPUTING, 2012, 24 (06) : 323 - 355
  • [29] HyperSFP: Fault-Tolerant Service Function Chain Provision on Programmable Switches in Data Centers
    Huang, Hongyi
    Wu, Wenfei
    PROCEEDINGS OF THE IEEE/IFIP NETWORK OPERATIONS AND MANAGEMENT SYMPOSIUM 2022, 2022,
  • [30] A clock-fault tolerant architecture and circuit for reliable nanoelectronics system
    Ang, Woon Tiong
    Rao, Hui Fei
    Yu, Changhong
    Liu, Jilin
    Wey, I-Chyn
    Wu, An-Yeu
    Zhao, Hong
    Chen, Jie
    2007 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, 2007, : 186 - +