Wafer-Level Vacuum Packaging of Smart Sensors

被引:57
作者
Hilton, Allan [1 ]
Temple, Dorota S. [1 ]
机构
[1] RTI Int, Elect & Appl Phys Div, Res Triangle Pk, NC 27709 USA
关键词
wafer-level vacuum packaging; hermetic packaging; wafer-to-wafer bonding; smart sensors; microelectromechanical (MEMS); eutectic bonding; solid-liquid interdiffusion (SLID) bonding; metal-metal bonding; thin-film getter; AuSn; CuSn; AuSi; AlGe; AuIn; LOW-TEMPERATURE; ISOTHERMAL SOLIDIFICATION; BONDING TECHNOLOGY; DROP RELIABILITY; HERMETIC SEAL; SOLDER BUMP; AU; MEMS; GOLD; SI;
D O I
10.3390/s16111819
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The reach and impact of the Internet of Things will depend on the availability of low-cost, smart sensors "low cost" for ubiquitous presence, and "smart" for connectivity and autonomy. By using wafer-level processes not only for the smart sensor fabrication and integration, but also for packaging, we can further greatly reduce the cost of sensor components and systems as well as further decrease their size and weight. This paper reviews the state-of-the-art in the wafer -level vacuum packaging technology of smart sensors. We describe the processes needed to create the wafer -scale vacuum microchambers, focusing on approaches that involve metal seals and that are compatible with the thermal budget of complementary metal -oxide semiconductor (CMOS) integrated circuits. We review choices of seal materials and structures that are available to a device designer, and present techniques used for the fabrication of metal seals on device and window wafers. We also analyze the deposition and activation of thin film getters needed to maintain vacuum in the ultra -small chambers, and the wafer -to -wafer bonding processes that form the hermetic seal. We discuss inherent trade-offs and challenges of each seal material set and the corresponding bonding processes. Finally, we identify areas for further research that could help broaden implementations of the wafer -level vacuum packaging technology.
引用
收藏
页数:33
相关论文
共 171 条
[51]   Composition control of co-electroplating Au-Sn deposits using experimental strategies [J].
Huang, M. L. ;
Huang, F. F. ;
Pan, J. L. ;
Zhang, T. X. .
JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2014, 25 (11) :4933-4942
[52]  
Huffman A., 2014, Handbook of 3D Integration: 3D Process Technology, VFirst, P313
[53]   Calculation of shape and experimental creation of AuSn solder bumps for flip chip applications [J].
Hutter, M ;
Oppermann, H ;
Engelmann, G ;
Wolf, J ;
Ehrmann, O ;
Aschenbrenner, R ;
Reichl, H .
52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, :282-288
[54]  
Iliescu C., 2001, MRS ONLINE P LIBR, P687
[55]  
Israelachvili JN, 2011, INTERMOLECULAR AND SURFACE FORCES, 3RD EDITION, P1
[56]  
Jacobson D., 1992, SOLDERING SURFACE MO, P27
[57]   Low-temperature Au/Si wafer bonding [J].
Jing, E. ;
Xiong, B. ;
Wang, Y. .
ELECTRONICS LETTERS, 2010, 46 (16) :1143-U72
[58]   Power device packaging technologies for extreme environments [J].
Johnson, R. Wayne ;
Wang, Cai ;
Liu, Yi ;
Scofield, James D. .
IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2007, 30 (03) :182-193
[59]  
Kim H.Y., 2013, P INFR TECHN APPL 39
[60]   Effects of residual impurities in electroplated Cu on the Kirkendall void formation during soldering [J].
Kim, J. Y. ;
Yu, Jin .
APPLIED PHYSICS LETTERS, 2008, 92 (09)