A new fabric of reconfigurable FFT processor for high-speed and low-cost system

被引:4
|
作者
Liu, Huan [1 ]
Pan, Wei [1 ]
Lin, Shui-Sheng [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Commun & Informat Engn, Chengdu 610054, Peoples R China
关键词
reconfigurable; FFT; FPGA;
D O I
10.1109/ICMLC.2008.4621014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high-speed reconfigurable FFT architecture based on FPGA is proposed in this paper. The system can be configured as 32, 64,128, 256, 512 and 1024-point FFT using simplified method to control. It has been synthesized in Xilinx Virtex2p FPGA and post-simulated. Compared with Xilinx FFT IP Core with the same function this FFT fabric proposed has saved almost 8%similar to 9% (equivalent gates) in resources consumption while increased nearly 61%similar to 25% in clock frequency and decreased 56 similar to 116 cycles or delays from first input data to the first result data, indicating high computing efficiency. On the other hand, power consumption is also slightly fewer than the IP Core's. The fabric we presented in this paper is suitable for use in digital signal process with high-speed and low-cost.
引用
收藏
页码:3525 / 3529
页数:5
相关论文
共 50 条
  • [21] LOW-COST PORTABLE HIGH-SPEED DATA LOGGING
    Kerr, Colton
    Rogers, John
    PROCEEDINGS OF ASME 2022 INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, IMECE2022, VOL 5, 2022,
  • [22] LOW-COST TO PACKAGES FOR HIGH-SPEED MICROWAVE APPLICATIONS
    LARSON, DA
    HECKAMAN, DE
    FRISCO, JA
    HASKINS, DA
    MICROWAVE JOURNAL, 1986, 29 (05) : 91 - 91
  • [23] A LOW-COST, HIGH-SPEED DIRECT ACCESS DEVICE
    MANILDI, AB
    IEEE TRANSACTIONS ON MAGNETICS, 1981, 17 (04) : 1432 - 1434
  • [24] The Design and Implementation of High Speed Hybrid Radices Reconfigurable FFT Processor
    Yuan, Qiao
    Zhang, Huajian
    Song, Yukun
    Li, Chongyang
    Liu, Xueyi
    Yan, Zheng
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [25] High-speed Classification of AER Data Based on a Low-cost Hardware System
    Huang, Jinguo
    Lin, Yingcheng
    He, Wei
    Zhou, Xichuan
    Shi, Cong
    Wu, Nanjian
    Luo, Gang
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [26] Redundancy design of a wafer scale and high-speed FFT processor
    Hachinohe Inst of Technology, Japan
    Systems and Computers in Japan, 1997, 28 (06) : 18 - 28
  • [27] A high-speed MIMO FFT processor with full hardware utilization
    Li, Chien-Sung
    Wang, Shuenn-Shyang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (08) : 1534 - 1550
  • [28] Design of low power and high speed FFT/IFFT processor for UWB system
    State Key Lab. of ASIC and System Micro-/Nano-Electronics Science and Technology Innovation Platform, Fudan University, Shanghai 201203, China
    Tongxin Xuebao/Journal on Communications, 2008, 29 (09): : 40 - 45
  • [29] Novel high-speed FPGA-based FFT processor
    Wang, Xudong
    Xu, Wei
    Dang, Xiaoyu
    Transactions of Nanjing University of Aeronautics and Astronautics, 2013, 30 (01) : 82 - 87
  • [30] NOVEL HIGH-SPEED FPGA-BASED FFT PROCESSOR
    王旭东
    徐伟
    党小宇
    Transactions of Nanjing University of Aeronautics and Astronautics, 2013, (01) : 82 - 87