Hardware chip performance analysis of different FFT architecture

被引:8
|
作者
Kumar, Amit [1 ]
Kumar, Adesh [2 ]
Devrari, Aakanksha [2 ]
机构
[1] Uttarakhand Tech Univ, Fac Technol, Dehra Dun, Uttarakhand, India
[2] Univ Petr & Energy Studies, Dept Elect & Elect Engn, Sch Engn, Bidholi Campus, Dehra Dun 248001, Uttarakhand, India
关键词
Discrete Fourier Transform (DFT); OFDM Communication; Digital Signal Processing (DSP); Fast Fourier Transform (FFT); Field Programmable Gate Array (FPGA); EFFICIENT; PROCESSOR; ALGORITHM; DESIGN; FPGA;
D O I
10.1080/00207217.2020.1819441
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Fast Fourier Transform (FFT) is one of the most important algorithm used in digital signal processing (DSP) and digital communication applications to compute fast operations. FFT and IFFT is widely used in modulation and demodulation schemes such as Orthogonal Frequency Division Multiplexing (OFDM), TV broadcasting (DVD), Digital radio broadcasting (DVB) etc. The different FFT processor architectures are used for several applications. The Xilinx ISE tool has FFT Core, which can be directly used for several applications. FFT support four types of architectures: Radix-2 lite burst I/O, Radix-2 burst I/O, Radix-4 burst I/O and Pipelined I/O. The research article focuses on the hardware chip performance analysis of the variable length FFT processor architectures on Field Programmable Gate Array (FPGA) platform using VHDL programming in which FFT length varies from 8 point to 65,536 point. The input data stream is considered of 8-bit, 16-bit and 32-bit. The estimated hardware chip performance parameters are DSP Slices and block RAM. The timing parameter are transform cycles and frequency. It is estimated that radix-2 lite burst I/O performs better in terms of hardware resource utilisation on FPGA and pipelined hardware architecture performs better in terms of transform cycles in comparison to other FFT architectures. The decoded 1024-point FFT signal is observed in Xilinx ISE software integrated Chipscope Pro-Analyzer. The analysis predicts about the best-suited FFT hardware architecture when the designer is going to design the hardware chip on FPGA platform for several applications.
引用
收藏
页码:1124 / 1140
页数:17
相关论文
共 50 条
  • [31] Multicarrier Faster-Than-Nyquist Transceivers: Hardware Architecture and Performance Analysis
    Dasalukunte, Deepak
    Rusek, Fredrik
    Owall, Viktor
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (04) : 827 - 838
  • [32] System-on-Chip Security Architecture and CAD Framework for Hardware Patch
    Nath, Atul Prasad Deb
    Ray, Sandip
    Basak, Abhishek
    Bhunia, Swarup
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 733 - 738
  • [33] Hardware in the Loop Simulations of Industrial Application Using System on the Chip Architecture
    Kaczmarek, Michal
    Koralewicz, Przemyslaw
    2016 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES) PROCEEDINGS, 2016, : 157 - 160
  • [34] Hardware Architecture for On-Chip Unsupervised Online Neural Spike Sorting
    Saeed, Maryam
    Kamboh, Awais M.
    2013 6TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING (NER), 2013, : 1319 - 1322
  • [35] Hardware/Software Coexploration for Hyperdimensional Computing on Network-on-Chip Architecture
    Yang, Junhuan
    Yang, Lei
    IEEE DESIGN & TEST, 2023, 40 (06) : 163 - 174
  • [36] An On-chip Switch Architecture for Hardware Accelerated Cloud Computing Systems
    Yazici, Fatih
    Yildiz, Ayhan Sefa
    Yazar, Alper
    Schmidt, Ece Guran
    2020 28TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2020,
  • [37] A hardware architecture for dynamic performance and energy adaptation
    Stanley-Marbell, P
    Hsiao, MS
    Kremer, U
    POWER-AWARE COMPUTER SYSTEMS, 2003, 2325 : 33 - 52
  • [38] SIMPLIFIED CONTROL OF FFT HARDWARE
    COHEN, D
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1976, 24 (06): : 577 - 579
  • [39] MODULAR ARCHITECTURE FOR HIGH-PERFORMANCE IMPLEMENTATION OF THE FFT ALGORITHM
    SAPIECHA, K
    JAROCKI, R
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (12) : 1464 - 1468
  • [40] SFF-The Single-Stream FPGA-Optimized Feedforward FFT Hardware Architecture
    Ingemarsson, Carl
    Gustafsson, Oscar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (11): : 1583 - 1592