Hardware chip performance analysis of different FFT architecture

被引:8
|
作者
Kumar, Amit [1 ]
Kumar, Adesh [2 ]
Devrari, Aakanksha [2 ]
机构
[1] Uttarakhand Tech Univ, Fac Technol, Dehra Dun, Uttarakhand, India
[2] Univ Petr & Energy Studies, Dept Elect & Elect Engn, Sch Engn, Bidholi Campus, Dehra Dun 248001, Uttarakhand, India
关键词
Discrete Fourier Transform (DFT); OFDM Communication; Digital Signal Processing (DSP); Fast Fourier Transform (FFT); Field Programmable Gate Array (FPGA); EFFICIENT; PROCESSOR; ALGORITHM; DESIGN; FPGA;
D O I
10.1080/00207217.2020.1819441
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Fast Fourier Transform (FFT) is one of the most important algorithm used in digital signal processing (DSP) and digital communication applications to compute fast operations. FFT and IFFT is widely used in modulation and demodulation schemes such as Orthogonal Frequency Division Multiplexing (OFDM), TV broadcasting (DVD), Digital radio broadcasting (DVB) etc. The different FFT processor architectures are used for several applications. The Xilinx ISE tool has FFT Core, which can be directly used for several applications. FFT support four types of architectures: Radix-2 lite burst I/O, Radix-2 burst I/O, Radix-4 burst I/O and Pipelined I/O. The research article focuses on the hardware chip performance analysis of the variable length FFT processor architectures on Field Programmable Gate Array (FPGA) platform using VHDL programming in which FFT length varies from 8 point to 65,536 point. The input data stream is considered of 8-bit, 16-bit and 32-bit. The estimated hardware chip performance parameters are DSP Slices and block RAM. The timing parameter are transform cycles and frequency. It is estimated that radix-2 lite burst I/O performs better in terms of hardware resource utilisation on FPGA and pipelined hardware architecture performs better in terms of transform cycles in comparison to other FFT architectures. The decoded 1024-point FFT signal is observed in Xilinx ISE software integrated Chipscope Pro-Analyzer. The analysis predicts about the best-suited FFT hardware architecture when the designer is going to design the hardware chip on FPGA platform for several applications.
引用
收藏
页码:1124 / 1140
页数:17
相关论文
共 50 条
  • [21] Performance analysis of multiple input single layer neural network hardware chip
    Akash Goel
    Amit Kumar Goel
    Adesh Kumar
    Multimedia Tools and Applications, 2023, 82 : 28213 - 28234
  • [22] Performance analysis of multiple input single layer neural network hardware chip
    Goel, Akash
    Goel, Amit Kumar
    Kumar, Adesh
    MULTIMEDIA TOOLS AND APPLICATIONS, 2023, 82 (18) : 28213 - 28234
  • [23] An Efficient Embryonic Hardware Architecture based on Network-on-Chip
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 449 - 452
  • [24] VLSI architecture of a high performance parallel FFT processor
    Wan, HX
    Gao, ZB
    Chen, H
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 8, 2005, : 472 - 478
  • [25] FFT-accelerated iterative MIMO chip equalizer architecture for CDMA downlink
    Guo, YB
    McCain, D
    Cavallaro, JR
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 1005 - 1008
  • [26] System level modelling of reconfigurable FFT architecture for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Arslan, Tughrul
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 169 - +
  • [27] A new FFT architecture and chip design for motion compensation based on phase correlation
    Hui, CCW
    Ding, TJ
    McCanny, JV
    Woods, RF
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 83 - 92
  • [28] Performance Analysis of Parallel FDTD Algorithm on Different Hardware Platforms
    Yu, Wenhua
    Mittra, Raj
    Yang, Xiaoling
    Liu, Yongjun
    2009 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM AND USNC/URSI NATIONAL RADIO SCIENCE MEETING, VOLS 1-6, 2009, : 537 - 540
  • [29] SFF—The Single-Stream FPGA-Optimized Feedforward FFT Hardware Architecture
    Carl Ingemarsson
    Oscar Gustafsson
    Journal of Signal Processing Systems, 2018, 90 : 1583 - 1592
  • [30] Multiplier-less Based Architecture for Variable-length FFT Hardware Implementation
    Nguyen Hung Cuong
    Nguyen Tung Lam
    Nguyen Duc Minh
    2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 489 - 494