Hardware chip performance analysis of different FFT architecture

被引:8
|
作者
Kumar, Amit [1 ]
Kumar, Adesh [2 ]
Devrari, Aakanksha [2 ]
机构
[1] Uttarakhand Tech Univ, Fac Technol, Dehra Dun, Uttarakhand, India
[2] Univ Petr & Energy Studies, Dept Elect & Elect Engn, Sch Engn, Bidholi Campus, Dehra Dun 248001, Uttarakhand, India
关键词
Discrete Fourier Transform (DFT); OFDM Communication; Digital Signal Processing (DSP); Fast Fourier Transform (FFT); Field Programmable Gate Array (FPGA); EFFICIENT; PROCESSOR; ALGORITHM; DESIGN; FPGA;
D O I
10.1080/00207217.2020.1819441
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Fast Fourier Transform (FFT) is one of the most important algorithm used in digital signal processing (DSP) and digital communication applications to compute fast operations. FFT and IFFT is widely used in modulation and demodulation schemes such as Orthogonal Frequency Division Multiplexing (OFDM), TV broadcasting (DVD), Digital radio broadcasting (DVB) etc. The different FFT processor architectures are used for several applications. The Xilinx ISE tool has FFT Core, which can be directly used for several applications. FFT support four types of architectures: Radix-2 lite burst I/O, Radix-2 burst I/O, Radix-4 burst I/O and Pipelined I/O. The research article focuses on the hardware chip performance analysis of the variable length FFT processor architectures on Field Programmable Gate Array (FPGA) platform using VHDL programming in which FFT length varies from 8 point to 65,536 point. The input data stream is considered of 8-bit, 16-bit and 32-bit. The estimated hardware chip performance parameters are DSP Slices and block RAM. The timing parameter are transform cycles and frequency. It is estimated that radix-2 lite burst I/O performs better in terms of hardware resource utilisation on FPGA and pipelined hardware architecture performs better in terms of transform cycles in comparison to other FFT architectures. The decoded 1024-point FFT signal is observed in Xilinx ISE software integrated Chipscope Pro-Analyzer. The analysis predicts about the best-suited FFT hardware architecture when the designer is going to design the hardware chip on FPGA platform for several applications.
引用
收藏
页码:1124 / 1140
页数:17
相关论文
共 50 条
  • [1] Architecture and performance analysis of lossless FFT in OFDM systems
    Chang, Wei-Hsin
    Nguyen, Truong
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3475 - 3478
  • [2] High Throughput and Hardware Efficient FFT Architecture for LTE Application
    Chen, Jienan
    Hu, Jianhao
    Li, Shuyang
    2012 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2012,
  • [3] A hardware efficient VLSI architecture for FFT processor in OFDM systems
    Wu, JM
    Liu, K
    Shen, B
    Min, R
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 82 - 85
  • [4] A high performance VLSI FFT architecture
    Babionitakis, K.
    Manolopoulos, K.
    Nakos, K.
    Reisis, D.
    Vlassopoulos, N.
    Chouliaras, V. A.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 810 - +
  • [6] A single chip, ultra high-speed FFT architecture
    Zhong, K
    Zhu, GX
    He, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 752 - 756
  • [7] A Power-Efficient FFT Hardware Architecture Exploiting Approximate Adders
    Ferreira, Guilherme
    Pereira, Pedro T. L.
    Paim, Guilherme
    Costa, Eduardo
    Bampi, Sergio
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [8] Scalable FFT Architecture vs. Multiple Pipeline FFT Architectures-Hardware Implementation and Cost
    Suleiman, Adnan
    Hussein, Adel
    Bataineh, Khaldoun
    Akopian, David
    2009 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS (SMC 2009), VOLS 1-9, 2009, : 3792 - 3796
  • [9] Hardware simulation with software modeling for enhanced architecture performance analysis
    Kadrovach, BA
    Read, BC
    Young, FCD
    Concha, LM
    Jarusewic, P
    Pedersen, K
    Bawcom, D
    PROCEEDINGS OF THE IEEE 1998 NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE, 1998, : 454 - 461
  • [10] Performance Analysis of Cyclostationary Detector using Efficient Hardware Architecture
    Damodaram, D.
    Venkateswarlu, T.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 187 - 193