Performance optimization by wire and buffer sizing under the transmission line model

被引:2
作者
Chen, TC [1 ]
Pan, SR [1 ]
Chang, YW [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
来源
2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS | 2001年
关键词
D O I
10.1109/ICCD.2001.955024
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the operating frequency increases to Giga Hertz and the rise time of a signal is less than or comparable to the time of-flight delay of a line, it is necessary to consider the transmission line behavior for delay computation. We present in this paper an analytical formula for the delay computation under the transmission line model. Extensive simulations with SPICE show the high fidelity of the formula. Compared with previous works [8, 11], our model leads to smaller average errors in delay estimation. Based on this formula, we show the property that the minimum delay for a transmission line with reflection occurs when the number of round trips is minimized (i.e., equals one). Besides, we show that the delay of a circuit path is a posynomial function in wire and buffer sizes, implying that a local optimum is equal to the global optimum. Thus, we can apply any efficient search algorithm such as the well-known gradient search procedure to compute the globally optimal solution. Experimental results show that simultaneous wire and buffer sizing is very effective for performance optimization under the transmission line model.
引用
收藏
页码:192 / 198
页数:7
相关论文
共 31 条
[1]  
BAKOGLU HB, 1990, CIRCUIT INTERCONNECT
[2]  
BAZARAA MS, 1993, NONLIENAR PROGRAMMIN
[3]   Optimal wire-sizing formula under the Elmore delay model [J].
Chen, CP ;
Chen, YP ;
Wong, WF .
33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, :487-490
[4]   Fast and exact simultaneous gate and wire sizing by Lagrangian relaxation [J].
Chen, CP ;
Chu, CCN ;
Wong, DE .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :617-624
[5]   A polynomial time optimal algorithm for simultaneous buffer and wire sizing [J].
Chu, CCN ;
Wong, DF .
DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, :479-485
[6]   When are transmission-line effects important for on-chip interconnections? [J].
Deutsch, A ;
Kopcsay, GV ;
Restle, PJ ;
Smith, HH ;
Katopis, G ;
Becker, WD ;
Coteus, PW ;
Surovic, CW ;
Rubin, BJ ;
Dunne, RP ;
Gallo, T ;
Jenkins, KA ;
Terman, LM ;
Dennard, RH ;
SaiHalasz, GA ;
Krauter, BL ;
Knebel, DR .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (10) :1836-1846
[7]  
Duffin R.J., 1967, Geometric Programming-Theory and Applications, VQA264
[8]  
ELMORE WC, 1948, J APPL PHYSICS, V19
[9]  
GAO Y, 2000, P DATE, P512
[10]   Shaping a VLSI wire to minimize delay using transmission line model [J].
Gao, YX ;
Wong, DF .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :611-616