Performance investigation of InAs based dual electrode tunnel FET on the analog/RF platform

被引:24
作者
Anand, Sunny [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol Jalandhar, Dept Elect & Commun Engn, Jalandhar, Punjab, India
关键词
Dual electrode doping-less TFET (DEDLTFET); Low bandgap material; Analog performance; Charge plasma; Band to band tunneling (BTBT); FIELD; TRANSISTORS; MOBILITY;
D O I
10.1016/j.spmi.2016.06.001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
In this paper for the first time, InAs based doping-less Tunnel FET is proposed and investigated. This paper also demonstrates and discusses the impact of gate stacking (SiO2 + HfO2) with equivalent oxide thickness EOT = 0.8 for analog/RF performance. The charge plasma technique is used to form source/drain region on an intrinsic InAs body by selecting proper work function of metal electrode. The paper compares different combinations of gate stacking (SiO2 and HfO2) on the basis of different analog and RF parameters such as transconductance (g(m)), transconductance to drive current ratio (g(m)/I-D), output conductance (g(d)), intrinsic gain (A(v)), total gate capacitance (C-gg) and unity-gain cutoff frequency (f(T)). The proposed device produces an ON state current of I-ON similar to 6 mA along with I-ON/I-OFF similar to 10(12), point subthreshold slope (SS similar to 1.9 mV/dec), average subthreshold slope (AV SS similar to 14.2 mV/dec) and cut-off frequency in Terahertz. The focus of this work is to eliminate the fabrication issues and providing the enhanced performance compared to doped device. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:60 / 69
页数:10
相关论文
共 24 条
  • [1] Charge-plasma based dual-material and gate-stacked architecture of junctionless transistor for enhanced analog performance
    Amin, S. Intekhab
    Sarin, R. K.
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2015, 88 : 582 - 590
  • [2] An Analysis on Ambipolar Reduction Techniques for Charge Plasma Based Tunnel Field Effect Transistors
    Anand, Sunny
    Sarin, R. K.
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (04) : 543 - 550
  • [3] Analog performance investigation of dual electrode based doping-less tunnel FET
    Anand, Sunny
    Amin, S. Intekhab
    Sarin, R. K.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 94 - 103
  • [4] [Anonymous], 2012, ATLAS DEV SIM SOFTW
  • [5] Performance estimation of sub-30 nm junctionless tunnel FET (JLTFET)
    Bal, Punyasloka
    Akram, M. W.
    Mondal, Partha
    Ghosh, Bahniman
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (04) : 782 - 789
  • [6] Scaling the vertical tunnel FET with tunnel bandgap modulation and gate workfunction engineering
    Bhuwalka, KK
    Schulze, J
    Eisele, I
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) : 909 - 917
  • [7] Double-gate tunnel FET with high-κ gate dielectric
    Boucart, Kathy
    Mihai Ionescu, Adrian
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) : 1725 - 1733
  • [8] Investigation of analog/RF performance of staggered heterojunctions based nanowire tunneling field-effect transistors
    Chakraborty, Avik
    Sarkar, Angsuman
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2015, 80 : 125 - 135
  • [9] Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec
    Choi, Woo Young
    Park, Byung-Gook
    Lee, Jong Duk
    Liu, Tsu-Jae King
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) : 743 - 745
  • [10] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]