A Novel Low Power Ternary Multiplier Design using CNFETs

被引:12
作者
Sirugudi, Harita [1 ]
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] BITS Pilani, Dept EEE, Hyderabad Campus, Hyderabad 500078, India
来源
2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2020年
关键词
CNFET; Single-Trit Multiplier; Three-Trit Multiplier; Ternary Logic; Low power; CIRCUITS; CMOS;
D O I
10.1109/VLSID49098.2020.00022
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon Nanotube Field Effect Transistors (CNFETs) are considered to be an ideal choice for implementation of Multi-valued logic circuits, as by using CNFETs multiple thresholds can be obtained by altering the dimensions of the carbon nanotube. Implementation of various CNFET based Ternary Arithmetic circuits like Adders and Multipliers is extensively researched upon. The existing design for a CNFET based Multiplier is based on the classical Wallace approach which uses 3:1 Multiplexers along with Unary operators of Ternary logic. In this paper, design of a novel low power Single-Trit Multiplier and a Three-Trit Multiplier is proposed which uses a 2:1 Multiplexer based design approach. This design shows considerable improvement in terms of power consumption. From the Hspice simulation results, it is noted that the proposed Single-Trit Multiplier design results in up to 99% reduction in Power consumption, 56% reduction in Delay and 99.8% reduction in Power-Delay Product (PDP) when compared to an existing Single-Trit Multiplier. Proposed Three-Trit Multiplier results in savings in power consumption up to 98.2% and 98.5% reduction in PDP when compared to Three-Trit Multiplier design in the existing literature.
引用
收藏
页码:25 / 30
页数:6
相关论文
共 18 条
[1]   Logic circuits with carbon nanotube transistors [J].
Bachtold, A ;
Hadley, P ;
Nakanishi, T ;
Dekker, C .
SCIENCE, 2001, 294 (5545) :1317-1320
[2]  
Balla P. C., LOW POWER DISSIPATIO, P217
[3]  
Deng J., COMPACT SPICE MODEL, P3195
[4]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[5]  
Dhande A., 2005, P INT C IEEE SCI EL, P1
[6]  
Ebrahimi S. A., 2012, International Journal of Soft Computing and Engineering (IJSCE), V2, P291
[7]   DEPLETION ENHANCEMENT CMOS FOR A LOW-POWER FAMILY OF 3-VALUED LOGIC-CIRCUITS [J].
HEUNG, A ;
MOUFTAH, HT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) :609-616
[8]   A Novel CNTFET-based Ternary Full Adder [J].
Keshavarzian, Peiman ;
Sarikhani, Rahil .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) :665-679
[9]   CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) :217-225
[10]   Design and implementation of a 5 x 5 trits multiplier in a quasi-adiabatic ternary CMOS logic [J].
Mateo, D ;
Rubio, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) :1111-1116