Analysis and design of ultra-low-voltage low-power rail-to-rail VCO-based comparator in subthreshold region

被引:3
|
作者
Kabirpour, Saeideh [1 ]
Jalali, Mohsen [1 ]
机构
[1] Shahed Univ, Dept Elect Engn, Tehran 3319118651, Iran
来源
MICROELECTRONICS JOURNAL | 2019年 / 84卷
关键词
VCO-based comparator; Phase-frequency detector; Subthreshold region; Ultra-low-voltage; PHASE NOISE; SAR ADC;
D O I
10.1016/j.mejo.2018.11.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, analysis and design of an ultra-low-voltage low-power voltage controlled oscillator (VCO)-based comparator operating in subthreshold region is presented. It is composed of a pseudo differential VCO and a phase-frequency detector (PFD). An analytical design approach is developed resulting in closed-form expressions for important properties of the comparators such as resolution, comparison time, comparison energy and input-referred noise. Using the developed expressions, the design of phase-frequency detector (PFD) and its limitations is fully addressed and the possibility of using a signal premapping strategy allowing for rail-to-rail operation is investigated. To comprehensively verify the operation of the proposed comparator, it has been adopted in an 8 bits, 13 kS/s SAR ADC suitable for biomedical applications. Using a 0.18 mu m standard CMOS process under a 0.5-V supply voltage, the total power consumption is about 153 nW. The simulated SNDR and SFDR are 49.15 dB and 57.76 dB, respectively. The DNL is +0.12/-0.13 LSB and the INL is +0.24/-0.51 LSB.
引用
收藏
页码:106 / 114
页数:9
相关论文
共 37 条
  • [21] Fast Approximation Framework for Timing and Power Analysis of Ultra-Low-Voltage Circuits
    Rafeei, Lalleh
    Henry, Michael B.
    Nazhandali, Leyla
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (06) : 1501 - 1510
  • [22] Design and analysis of an ultra-low-power LC quadrature VCO
    Lee, Kin Keung
    Bryant, Carl
    Tormanen, Markus
    Sjoland, Henrik
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (01) : 49 - 60
  • [23] A 0.007 mm2 0.6 V 6 MS/s Low-Power Double Rail-to-Rail SAR ADC in 65-nm CMOS
    Jo, Yong-Jun
    Kim, Ju Eon
    Baek, Kwang-Hyun
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3088 - 3092
  • [24] Analysis and Design of Ultra-Low-Voltage Inductive Ring Oscillators for Energy-Harvesting Applications
    Machado, Marcio Bender
    Schneider, Marcio Cherem
    Galup-Montoro, Carlos
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [25] Design Challenges for VCO based ADCs for Ultra-Low Power Operation
    Narasimman, Neelakantan
    Kim, Tony Tae-Hyoung
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 249 - 252
  • [26] A Novel Technique to Design Ultra-Low Voltage and Ultra-Low Power Inverter-Based OTAs
    Della Sala, Riccardo
    Centurelli, Francesco
    Scotti, Giuseppe
    2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024, 2024,
  • [27] DTMOS-Based 0.4V Ultra Low-Voltage Low-Power VDTA Design and Its Application to EEG Data Processing
    Uygur, Attila
    Kuntman, Hakan
    RADIOENGINEERING, 2013, 22 (02) : 458 - 466
  • [28] Design and analysis of a low phase noise, wide tunable CMOS based low power VCO with active inductor
    Isha Kadyan
    Manoj Kumar
    Analog Integrated Circuits and Signal Processing, 2024, 119 : 319 - 329
  • [29] Design and analysis of a low phase noise, wide tunable CMOS based low power VCO with active inductor
    Kadyan, Isha
    Kumar, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (02) : 319 - 329
  • [30] Design of low-power CMOS VCO based on current-reused topology with center-tapped inductor bias
    Hsu, Meng-Ting
    Chung, Cheng-Chuan
    Ou, An-Cheng
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2014, 56 (07) : 1587 - 1590