Analysis and design of ultra-low-voltage low-power rail-to-rail VCO-based comparator in subthreshold region

被引:3
|
作者
Kabirpour, Saeideh [1 ]
Jalali, Mohsen [1 ]
机构
[1] Shahed Univ, Dept Elect Engn, Tehran 3319118651, Iran
来源
MICROELECTRONICS JOURNAL | 2019年 / 84卷
关键词
VCO-based comparator; Phase-frequency detector; Subthreshold region; Ultra-low-voltage; PHASE NOISE; SAR ADC;
D O I
10.1016/j.mejo.2018.11.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, analysis and design of an ultra-low-voltage low-power voltage controlled oscillator (VCO)-based comparator operating in subthreshold region is presented. It is composed of a pseudo differential VCO and a phase-frequency detector (PFD). An analytical design approach is developed resulting in closed-form expressions for important properties of the comparators such as resolution, comparison time, comparison energy and input-referred noise. Using the developed expressions, the design of phase-frequency detector (PFD) and its limitations is fully addressed and the possibility of using a signal premapping strategy allowing for rail-to-rail operation is investigated. To comprehensively verify the operation of the proposed comparator, it has been adopted in an 8 bits, 13 kS/s SAR ADC suitable for biomedical applications. Using a 0.18 mu m standard CMOS process under a 0.5-V supply voltage, the total power consumption is about 153 nW. The simulated SNDR and SFDR are 49.15 dB and 57.76 dB, respectively. The DNL is +0.12/-0.13 LSB and the INL is +0.24/-0.51 LSB.
引用
收藏
页码:106 / 114
页数:9
相关论文
共 37 条
  • [1] A novel ultra low-voltage/low-power rail-to-rail comparator topology in nanoscale CMOS technology
    Nagy, Lukas
    Potocny, Miroslav
    Ondica, Robert
    Hudec, Adam
    Stopjakova, Viera
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 166
  • [2] Ultra Low-Voltage Rail-to-Rail Comparator Design in 130 nm CMOS Technology
    Nagy, Lukas
    Arbet, Daniel
    Kovac, Martin
    Potocny, Miroslav
    Stopjakova, Viera
    2019 IEEE 22ND INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2019,
  • [3] Design and Performance Analysis of Ultra-Low Voltage Rail-to-Rail Comparator in 130 nm CMOS Technology
    Nagy, L.
    Arbet, D.
    Kovac, M.
    Potocny, M.
    Stopjakova, V
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 51 - 54
  • [4] An ultra low-voltage rail-to-rail comparator for on-chip energy harvesters
    Nagy, Lukas
    Stopjakova, Viera
    Arbet, Daniel
    Potocny, Miroslav
    Kovac, Martin
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 108 : 10 - 18
  • [5] A Design of Ultra-Low-Voltage Quadrature VCO
    Li, Jing
    Liu, Huihua
    2013 INTERNATIONAL WORKSHOP ON MICROWAVE AND MILLIMETER WAVE CIRCUITS AND SYSTEM TECHNOLOGY (MMWCST), 2013, : 448 - 451
  • [6] Dynamic Properties Of Ultra Low-Voltage Rail-to-Rail Comparator Designed In 130 nm CMOS Technology
    Nagy, Lukas
    Arbet, Daniel
    Kovac, Martin
    Potocny, Miroslav
    Sovcik, Michal
    Stopjakova, Viera
    2020 23RD INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2020), 2020,
  • [7] An Ultra-Low-Voltage CMOS Process-Insensitive Self-Biased OTA With Rail-to-Rail Input Range
    Abdelfattah, Omar
    Roberts, Gordon W.
    Shih, Ishiang
    Shih, Yi-Chi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2380 - 2390
  • [8] Low-Power High-Accuracy VCO-Based Comparator for Sensor Interface Applications
    Esmaeilzadeh, Mahin
    Ali, Mohamed
    Hassan, Ahmad
    Audet, Yves
    Sawan, Mohatnad
    2020 18TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS'20), 2020, : 254 - 258
  • [9] Ultra-low-voltage low-power dynamic comparator with forward body bias scheme for SAR ADC
    Hwang, Young-Ha
    Jeong, Deog-Kyoon
    ELECTRONICS LETTERS, 2018, 54 (24) : 1370 - 1371
  • [10] Low power time-domain rail-to-rail comparator with a new delay element for ADC applications
    Sanati, Roohollah
    Khatib, Farzan
    Sarraf, Mohammad Javadian
    Moghaddam, Reihaneh Kardehi
    INTEGRATION-THE VLSI JOURNAL, 2021, 77 : 89 - 95