A 19-Gb/s Serial Link Receiver With Both 4-Tap FFE and 5-Tap DFE Functions in 45-nm SOI CMOS

被引:53
作者
Agrawal, Ankur [1 ]
Bulzacchelli, John F. [1 ]
Dickson, Timothy O. [1 ]
Liu, Yong [1 ]
Tierno, Jose A. [1 ]
Friedman, Daniel J. [1 ]
机构
[1] IBM Corp, Div Res, TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
Analog multiplication; current-integrating summer; decision-feedback equalizer (DFE); feed-forward equalizer (FFE); receiver; receive-side FFE (RX-FFE); serial link; FEEDFORWARD; TRANSCEIVER; EQUALIZER; BACKPLANE;
D O I
10.1109/JSSC.2012.2216412
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a 19-Gb/s serial link receiver with both 4-tap feed-forward equalizer (FFE) and 5-tap decision-feedback equalizer (DFE), thereby making the equalization system self-contained in the receiver. This design extends existing power-efficient DFEs based on current-integrating summers and adds FFE functionality to the DFE circuit infrastructure for an efficient implementation. Key techniques for implementing receive-side FFE are: the use of multiphase quarter-rate sample-and-hold circuits for generating multiple time-shifted input data signals, time-based analog multiplication for FFE coefficient weighting, and a merged FFE/DFE summer. The receiver test chip, implemented in a 45-nm silicon-on-insulator (SOI) CMOS technology, occupies 0.07mm(2) and has a power efficiency of 6.2 mW/Gb/s at 19 Gb/s. Step-reponse characterization of the receiver demonstrates accurate FFE computation. The receiver equalizes a 35-in PCB trace at 17 Gb/s with a channel loss of 30 dB at 8.5 GHz and a 20-in PCB trace at 19 Gb/s with a channel loss of 25 dB at 9.5 GHz.
引用
收藏
页码:3220 / 3231
页数:12
相关论文
共 19 条
[1]   A 6.4-Gb/s CMOS SerDes core with feed-forward and decision-feedback equalization [J].
Beukema, T ;
Sorna, M ;
Selander, K ;
Zier, S ;
Ji, BL ;
Murfet, P ;
Mason, J ;
Rhee, W ;
Ainspan, H ;
Parker, B ;
Beakes, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) :2633-2645
[2]  
Bulzacchelli J., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P324, DOI 10.1109/ISSCC.2012.6177031
[3]   A 10-gb/s 5-tap DFE/4-tap FFE transceiver in 90-nm CMOS technology [J].
Bulzacchelli, John F. ;
Meghelli, Mounir ;
Rylov, Sergey V. ;
Rhee, Woogeun ;
Rylyakov, Alexander V. ;
Ainspan, Herschel A. ;
Parker, Benjamin D. ;
Beakes, Michael P. ;
Chung, Aichin ;
Beukema, Troy J. ;
Pepejugoski, Petar K. ;
Shan, Lei ;
Kwark, Young H. ;
Gowda, Sudhir ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2885-2900
[4]   A 500 mW ADC-Based CMOS AFE With Digital Calibration for 10 Gb/s Serial Links Over KR-Backplane and Multimode Fiber [J].
Cao, Jun ;
Zhang, Bo ;
Singh, Ullas ;
Cui, Delong ;
Vasani, Anand ;
Garg, Adesh ;
Zhang, Wei ;
Kocaman, Namik ;
Pi, Deyi ;
Raghavan, Bharath ;
Pan, Hui ;
Fujimori, Ichiro ;
Momtaz, Afshin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1172-1185
[5]   A 12-Gb/s 11-mW Half-Rate Sampled 5-Tap Decision Feedback Equalizer With Current-Integrating Summers in 45-nm SOI CMOS Technology [J].
Dickson, Timothy O. ;
Bulzacchelli, John F. ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1298-1305
[6]  
Gangasani G.R., 2011, 2011 IEEE Custom Integrated Circuits Conference (CICC), P1
[7]  
Hanumolu P.K., 2005, INT J HIGH SPEED ELE, V15, P429
[8]  
Harwood M., 2007, P 2006 INT SOLID STA, P436, DOI DOI 10.1109/ISSCC.2007.373481
[9]   8-Gb/s source-synchronous I/O link with adaptive receiver equalization, offset cancellation, and clock de-skew [J].
Jaussi, JE ;
Balamurugan, G ;
Johnson, DR ;
Casper, B ;
Martin, A ;
Kennedy, J ;
Shanbhag, N ;
Mooney, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) :80-88
[10]  
Joy A. K., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P350, DOI 10.1109/ISSCC.2011.5746349