A general and efficient clocking scheme for majority logic in quantum-dot cellular automata

被引:2
|
作者
Deng, Feifei [1 ]
Xie, Guangjun [1 ]
Cheng, Xin [1 ]
Zhang, Yongqiang [1 ]
机构
[1] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Peoples R China
关键词
Majority gate; Clocking scheme; Feedback path; Quantum-dot cellular automata; DESIGN;
D O I
10.1016/j.mejo.2022.105544
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) is a nanotechnology with characteristics of high speed, high density, and low power consumption to be one of the strong alternatives to replace traditional CMOS in the future in theory. Its primitive is a majority gate, instead of AND/OR logic in CMOS, which can reduce the complexity of a system and thus its overhead. In this paper, a general and efficient clocking scheme to facilitate the design of circuits using majority gates in QCA is proposed as their scale extends. Each clock zone in this scheme is an octagon adjacent to the other three zones. This results in four input and two output directions in clock zones 0 and 2 to design circuits with majority gates, two input and four output directions in clock zones 1 and 3 to improve the flexibility of circuit routing. Besides, this scheme utilizes the flexible feedback paths for sequential circuits, equivalent clock zones, and elastic QCA wires for efficiently wiring circuits. This paper then takes a one-bit full adder and an SR-latch as examples to show the generality and efficiency of the proposed clocking scheme in designing combinational and sequential circuits, respectively. An arithmetic unit is also taken as an example to illustrate its high expansibility in designing larger circuits. Experimental results show that the proposed clocking scheme is more suitable for QCA circuit design in contrast to previous clocking schemes.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Kummamuru, RK
    Ramasubramaniam, R
    Amlani, I
    Bernstein, GH
    Lent, CS
    CURRENT ISSUES IN HETEROEPITAXIAL GROWTH-STRESS RELAXATION AND SELF ASSEMBLY, 2002, 696 : 221 - 231
  • [42] Quantum-dot cellular automata
    Cole, T
    Lusth, JC
    PROGRESS IN QUANTUM ELECTRONICS, 2001, 25 (04) : 165 - 189
  • [43] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Kummamuru, R
    Timler, J
    Toth, G
    Bernstein, GH
    Lent, CS
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 875 - 880
  • [44] Design of an Efficient Multilayer Arithmetic Logic Unit in Quantum-Dot Cellular Automata (QCA)
    Babaie, Shahram
    Sadoghifar, Ali
    Bahar, Ali Newaz
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) : 963 - 967
  • [45] Quantum-dot cellular automata
    Department of Electrical Engineering, University of Notre Dame, Notre Dame, IN 46556, United States
    Microelectron Eng, 1 (261-263):
  • [46] Energy dissipation of quantum-dot cellular automata logic gates
    Rahimi, Ehsan
    MICRO & NANO LETTERS, 2016, 11 (07): : 369 - 371
  • [47] Programmable Logic Implemented Using Quantum-Dot Cellular Automata
    Tougaw, Douglas
    Johnson, Eric W.
    Egley, Derek
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (04) : 739 - 745
  • [48] Multibit Full Comparator Logic in Quantum-Dot Cellular Automata
    Perri, S.
    Spagnolo, F.
    Frustaci, F.
    Corsonello, P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (11) : 4508 - 4512
  • [49] Efficient Design of Reversible Logic ALU Using Coplanar Quantum-Dot Cellular Automata
    Sasamal, Trailokya Nath
    Mohan, Anand
    Singh, Ashutosh Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (02)
  • [50] Implementation for programmable logic arrays in quantum-dot cellular automata
    Yu, Chao
    Lü, Hongjun
    Liu, Yanyan
    Ma, Tianming
    Guangxue Xuebao/Acta Optica Sinica, 2012, 32 (SUPPL.1):