Single-electron transistor: review in perspective of theory, modelling, design and fabrication

被引:13
作者
Patel, Rashmit [1 ]
Agrawal, Yash [2 ]
Parekh, Rutu [2 ]
机构
[1] Space Applicat Ctr ISRO SEPD SEG SEDA, Ahmadabad, Gujarat, India
[2] Dhirubhai Ambani Inst Informat & Commun Technol D, Gandhinagar, Gujarat, India
来源
MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS | 2021年 / 27卷 / 05期
关键词
LOGIC-CIRCUITS; SIMULATION; TEMPERATURE; DEVICES; MEMORY;
D O I
10.1007/s00542-020-05002-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integrated circuit (IC) technology has grown tremendously over the last few decades. The prime goal has been to achieve low-power and high-performance in logic and memory devices with minimal footprint. This has lead to continuous scaling of devices and interconnects over silicon chips. Scaling of technology plays an important role for improvement of IC performance in terms of delay, signal-integrity and power-dissipation. Novel devices like FinFET, nano-electromechanical systems, graphene-FETs and single-electron transistor (SET) offer several advantages over various shortcomings of scaling. The future of IC industry is proposed to be heterogeneous 3D integration of different technologies. A SET is a potential nano device that works on quantum mechanical principle and can be co-integrated with the widely adopted complementary metal-oxide semiconductor technology to enhance its performance at scaled technology nodes. To explore the feasibility of SET, an extensive literature review has been carried out in this paper. The literature review comprises comprehensively research work related to SET theory, design and fabrication. Also, the SET based computing system design is presented for room temperature operation. The extensive literature review and thereafter execution of varying analyses reveal that the SET is a potential nano-device for futuristic applications.
引用
收藏
页码:1863 / 1875
页数:13
相关论文
共 97 条
[81]  
Sui BC, 2011, CAN CON EL COMP EN, P485, DOI 10.1109/CCECE.2011.6030497
[82]   Room-Temperature Operation of Silicon Single-Electron Transistor Fabricated Using Optical Lithography [J].
Sun, Yongshun ;
Rusli ;
Singh, Navab .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (01) :96-98
[83]  
Tannu S, 2012, INT C OMM INF COMP T, P1
[84]  
Tsiolakis T., 2010, 2010 2nd Asia Symposium on Quality Electronic Design (ASQED 2010), P264, DOI 10.1109/ASQED.2010.5548250
[85]   LOW POWER SINGLE ELECTRON OR/NOR GATE OPERATING AT 10GHz [J].
Tsiolakis, T. ;
Alexiou, G. Ph. ;
Konofaos, N. .
IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, :273-276
[86]   COMPLEMENTARY DIGITAL LOGIC BASED ON THE COULOMB BLOCKADE [J].
TUCKER, JR .
JOURNAL OF APPLIED PHYSICS, 1992, 72 (09) :4399-4413
[87]   Analytical single-electron transistor (SET) model for design and analysis of realistic SET circuits [J].
Uchida, K ;
Matsuzawa, K ;
Koga, J ;
Ohba, R ;
Takagi, S ;
Toriumi, A .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (4B) :2321-2324
[88]  
Varricchio V, 2014, IEEE INT CONF ROBOT, P5326, DOI 10.1109/ICRA.2014.6907642
[89]   Design and simulation of logic circuits with hybrid architectures of single-electron transistors and conventional MOS devices at room temperature [J].
Venkataratnam, A. ;
Goel, A. K. .
MICROELECTRONICS JOURNAL, 2008, 39 (12) :1461-1468
[90]   Fabrication and characterization of single electron transistor on SOI [J].
Wang, Q. ;
Chen, Y. F. ;
Long, S. B. ;
Niu, J. B. ;
Wang, C. S. ;
Jia, R. ;
Chen, B. Q. ;
Liu, M. ;
Ye, T. C. .
MICROELECTRONIC ENGINEERING, 2007, 84 (5-8) :1647-1651