A Multi-Pillar Vertical Metal-Oxide-Semiconductor Field-Effect Transistor Type Dynamic Random Access Memory Core Circuit for Sub-1 V Core Voltage Operation without Overdrive Technique

被引:7
|
作者
Na, Hyoungjun [1 ]
Endoh, Tetsuo [1 ]
机构
[1] Tohoku Univ, Grad Sch Engn, JST CREST, Sendai, Miyagi 9808579, Japan
基金
日本科学技术振兴机构;
关键词
GATE TRANSISTOR; COMPACT; DRAM; SGT;
D O I
10.7567/JJAP.52.04CE08
中图分类号
O59 [应用物理学];
学科分类号
摘要
In this paper, a dynamic random access memory (DRAM) core circuit realizing sub-1 V core voltage operation without using the overdriven sense amplifier technique is proposed by using the multi-pillar vertical MOSFET, and its performance is described with the HSPICE simulation. The proposed DRAM core circuit realizes the same sensing time at 0.6 and 0.75 V lower core supply voltage without and with the overdriven sense amplifier technique, respectively, comparing to the conventional DRAM core circuit by the planar MOSFET with the overdriven sense amplifier technique. Moreover, when V-CORE is 1.25 V and V-DD is 1.5 V, the overdriven proposed sense amplifier achieves 79% (2.7 ns) faster sensing time than the overdriven conventional sense amplifier. Furthermore, the proposed circuit achieves a faster wordline transition and precharge time than the conventional DRAM core circuit by approximately 17% (1.1 ns) and 55% (0.2 ns), respectively. This proposed DRAM core circuit is a promising circuit technique for low voltage and high speed DRAM core circuit operation. (C) 2013 The Japan Society of Applied Physics
引用
收藏
页数:8
相关论文
empty
未找到相关数据